Section 33 Audio Codec Interface (HAC)
Rev. 1.00 Oct. 01, 2007 Page 1409 of 1956
REJ09B0256-0100
33.4
AC 97 Frame Slot Structure
Figure 33.2 shows the AC97 frame slot structure. This LSI supports slots 0 to 4 only. Slots 5 to 12
are out of scope.
Slot No.
TAG
CMD
Data
CMD
Addr
PCML
Front
LINE1
DAC
PCMR
Front
PCM
Center
PCMR
Surr
PCML
Surr
PCM
LFE
HSET
DAC
IO
CTRL
LINE2
DAC
0
1
2
3
4
5
6
7
8
9
10
11
12
HAC_SYNC
HAC_SD_OUT (transmit)
HAC_SD_IN (receive)
TAG
Status
Data
Status
Addr
PCM
Left
LINE1
ADC
PCM
Right
PCM
MIC
Reser
ved
Reser
ved
Reser
ved
HSET
ADC
IO
Status
LINE2
ADC
Figure 33.2 AC97 Frame Slot Structure
Table 33.4 AC97 Transmit Frame Structure
Slot Name
Description
0
SDATA_OUT TAG
Codec IDs and Tags indicating valid data
1
Control CMD Addr write port
Read/write command and register address
2
Control DATA write port
Register write data
3
PCM L DAC playback
Left channel PCM output data
4
PCM R DAC playback
Right channel PCM output data
5
Modem Line 1 DAC
Modem 1 output data (unsupported)
*
6
PCM Center
Center channel PCM data (unsupported)
*
7
PCM Surround L
Surround left channel PCM data (unsupported)
*
8
PCM Surround R
Surround right channel PCM data (unsupported)
*
9
PCM LFE
LFE channel PCM data (unsupported)
*
10
Modem Line 2 DAC
Modem 2 output data (unsupported)
*
11
Modem handset DAC
Modem handset output data (unsupported)
*
12
Modem IO control
Modem control IO output (unsupported)
*
Notes:
*
There is no register for unsupported functions.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...