Section 25 Stream Interface (STIF)
Rev. 1.00 Oct. 01, 2007 Page 1008 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W
Description
11, 10
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
9 LONG
0
R/W
*
Long Packet Reception Interrupt
0: Packet exceeding 188 or 192 bytes has not been
received
1: Packet exceeding 188 or 192 bytes has been received
When a packet exceeding 188 or 192 bytes is received,
the long packet counter and packet counter are both
incremented by one.
Data of 188 or 192 bytes is transferred to memory and
the excess data is discarded.
8 SHORT
0
R/W
*
Short Packet Reception Interrupt
0: Packet less than 188 or 192 bytes has not been not
received
1: Packet less than 188 or 192 bytes has been received
When a packet less than 188 or 192 bytes is received,
the short packet counter is incremented by one and the
packet is discarded.
7 to 5
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
4 ROVF
0
R/W
*
Receive FIFO Overflow Interrupt
0: Receive FIFO has not overflowed
1: Receive FIFO has overflowed
The packets already received are retained, but the
packet that caused overflow is discarded.
3 to 1
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
0 TSTO
0
R/W
*
Time Stamp Counter Overflow Interrupt
0: Time stamp counter has not cycled once after
receiving the last packet.
1: Time stamp counter has cycled once after receiving
the last packet.
Note:
*
Write 1 to clear the bit.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...