Rev. 1.00 Oct. 01, 2007 Page liii of lxvi
Section 37 LCD Controller (LCDC)
Figure 37.1 LCDC Block Diagram........................................................................................... 1586
Figure 37.2 Valid Display and the Retrace Period.................................................................... 1624
Figure 37.3 Color-Palette Data Format..................................................................................... 1628
Figure 37.4 Power-Supply Control Sequence and States of the LCD Module ......................... 1634
Figure 37.5 Power-Supply Control Sequence and States of the LCD Module ......................... 1634
Figure 37.6 Power-Supply Control Sequence and States of the LCD Module ......................... 1635
Figure 37.7 Power-Supply Control Sequence and States of the LCD Module ......................... 1635
Figure 37.8 Operation for Hardware Rotation (Normal Mode)................................................ 1639
Figure 37.9 Operation for Hardware Rotation (Rotation Mode) .............................................. 1640
Figure 37.10 Clock and LCD Data Signal Example................................................................. 1641
Figure 37.11 Clock and LCD Data Signal Example
(STN Monochrome 8-Bit Data Bus Module)...................................................... 1641
Figure 37.12 Clock and LCD Data Signal Example (STN Color 4-Bit Data Bus Module)...... 1642
Figure 37.13 Clock and LCD Data Signal Example (STN Color 8-Bit Data Bus Module)...... 1642
Figure 37.14 Clock and LCD Data Signal Example (STN Color 12-Bit Data Bus Module).... 1643
Figure 37.15 Clock and LCD Data Signal Example (STN Color 16-Bit Data Bus Module).... 1644
Figure 37.16 Clock and LCD Data Signal Example
(DSTN Monochrome 8-Bit Data Bus Module)................................................... 1645
Figure 37.17 Clock and LCD Data Signal Example
(DSTN Monochrome 16-Bit Data Bus Module)................................................. 1646
Figure 37.18 Clock and LCD Data Signal Example
(DSTN Color 8-Bit Data Bus Module) ............................................................... 1647
Figure 37.19 Clock and LCD Data Signal Example
(DSTN Color 12-Bit Data Bus Module) ............................................................. 1648
Figure 37.20 Clock and LCD Data Signal Example
(DSTN Color 16-Bit Data Bus Module) ............................................................. 1649
Figure 37.21 Clock and LCD Data Signal Example (TFT Color 16-Bit Data Bus Module) .... 1650
Figure 37.22 Clock and LCD Data Signal Example (8-Bit Interface Color 640
×
480)........... 1651
Figure 37.23 Clock and LCD Data Signal Example (16-Bit Interface Color 640
×
480)......... 1652
Section 38 A/D Converter
Figure 38.1 Block Diagram of A/D Converter ......................................................................... 1656
Figure 38.2 Example of A/D Converter Operation (Single Mode, Channel 1 Selected) .......... 1664
Figure 38.3 Example of A/D Converter Operation
(Multi Mode, Three Channels AN0 to AN2 Selected) ......................................... 1665
Figure 38.4 Example of A/D Converter Operation (Scan Mode, Three Channels AN0 to
AN2 Selected) ....................................................................................................... 1667
Figure 38.5 Definitions of A/D Conversion Accuracy ............................................................. 1670
Figure 38.6 Example of Analog Input Pin Protection Circuit................................................... 1671
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...