Section 1 Overview
Rev. 1.00 Oct. 01, 2007 Page 12 of 1956
REJ09B0256-0100
Item Features
Security
accelerator
*
1
(SECURITY)
•
Encryption/decryption based on AES (Advanced Encryption Standard)
(Key length: 128, 192, and 256 bits)
•
DES/Triple-DES encryption/decryption based on DES (Data Encryption
Standard)
•
Hash function generation based on the MD5 (Message-Digest Algorithm)
•
Hash function generation based on sha-1 of the Source Hash Standard
•
Includes a dedicated DMAC for data transfer
•
Interrupt requests to the CPU
Package
•
P-FBGA2121-449
(BGA – 449 pin (21
×
21 mm))
Power-supply
voltage
•
3.3 V
±
0.3 V, 1.25 V
±
0.1 V, 2.5 V
±
0.2 V (for DDR-SDRAM)
Temperature range
•
-20 to +75
°
C
*
2
Process
•
0.13-
µ
m CMOS, 5 metal layers
Product lineup
Abbrev. Power
Supply
Operating
Frequency Product
Type
Package
R5S77630 R5S77630Y266BGV
R5S77631
3.3 V
±
0.3 V
1.25 V
±
0.1 V
2.5 V
±
0.2 V
133 MHz
R5S77631Y266BGV
BGA-499
pin
Notes: 1. The security accelerator is incorporated only in the R5S77630, not in the R5S77631.
2. Note that a heat radiation countermeasure, such as heat sinks, is required when the
ambient temperature exceeds 60 degrees.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...