Section 14 Direct Memory Access Controller (DMAC)
Rev. 1.00 Oct. 01, 2007 Page 604 of 1956
REJ09B0256-0100
Table 14.10 DMA Transfer Matrix in External Request Mode (only channels 0 to 3)
Transfer Destination
Transfer Source
LBSC space DDRIF space PCIC space
On-chip
peripheral
module
*
1
L
RAM
LBSC space
Yes
Yes
*
2
Yes
*
2
Yes Yes
DDRIF space
Yes
*
3
No
Yes
*
4
Yes
*
3
Yes
*
3
PCIC space
Yes
*
3
Yes
*
5
Yes
*
5
Yes
*
3
Yes
*
3
On-chip peripheral
module
*
1
Yes Yes
*
2
Yes
*
2
Yes Yes
L RAM
Yes
Yes
*
2
Yes
*
2
Yes Yes
[Legend]
Yes:
Transfer is available.
No:
Transfer is not available.
Notes: 1. When the transfer source or destination is on-chip peripheral module register, the
transfer size should be the same value of its access size.
2. Transfer is available when the AM bit in CHCR is cleared to 0.
3. Transfer is available when the AM bit in CHCR is set to 1.
4. Transfer is available when the AM bit in CHCR is set to 1 and the destination address of
the PCIC is H'FD00 0000 to H'FDFF FFFF (PCI memory space 0).
5. Transfer is available when the AM bit in CHCR is cleared to 0 and the source address of
the PCIC is H'FD00 0000 to H'FDFF FFFF (PCI memory space 0).
6. Transfer is available when the source or destination, or both the source and destination
address of the PCIC is H'FD00 0000 to H'FDFF FFFF (PCI memory space 0).
When the transfer source address is H'FD00 0000 to H'FDFF FFFF, the AM bit in
CHCR is cleared to 0, when the transfer destination address is H'FD00 0000 to H'FDFF
FFFF the AM bit in CHCR is set to 1.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...