Section 37 LCD Controller (LCDC)
Rev. 1.00 Oct. 01, 2007 Page 1652 of 1956
REJ09B0256-0100
14) 16-bit I/F color 640
×
480
TFT-LCD
DOTCLK
LCD_CL2
LCD_D0
LCD_D1
LCD_D2
LCD_D3
B0, 3 B1, 3
B1, 4
B1, 5
B1, 6
B1, 7
G1, 2
B0, 4
B0, 5
B0, 6
B0, 7
G0, 2
G0, 3 G1, 3
G1, 4
G1, 5
G1, 6
G1, 7
R1, 3
G0, 4
G0, 5
G0, 6
G0, 7
R0, 3
R0, 4 R1, 4
R1, 5
R1, 6
R1, 7
R0, 5
R0, 6
R0, 7
LCD_D4
LCD_D5
LCD_D6
LCD_D7
LCD_CL1
Horizontal retrace time
LCD_CL1
LCD_D
Valid
Valid
Valid
One horizontal time
LCD_FLM
1st line
data
2nd line
data
One frame time (480
×
CL1)
1st line
data
LCD_CL2
2nd line
data
480th line
data
Next frame time (480
×
CL1)
No vertical retrace
Horizontal wave
B639,3
B639,4
B639,5
B639,6
B639,7
G639,2
G639,3
G639,4
G639,5
G639,6
G639,7
R639,3
R639,4
R639,5
R639,6
R639,7
LCD_D8
LCD_D9
LCD_D10
LCD_D11
LCD_D12
LCD_D13
LCD_D14
LCD_D15
B0, 3
B0, 4
B0, 5
B0, 6
B0, 7
G0, 2
G0, 3
G0, 4
G0, 5
G0, 6
G0, 7
R0, 3
R0, 4
R0, 5
R0, 6
R0, 7
8DCLK
8DCLK
8DCLK
LCD_M_DISP
LCD_M_DISP
Horizontal synchronization position
One horizontal time ( ex. 640 + 8
×
3 (:3 characters) = 664 DCLK)
Valid
Valid
Valid
One horizontal display time (640
×
DCLK)
Horizontal synchronization width
Figure 37.23 Clock and LCD Data Signal Example (16-Bit Interface Color 640
×
480)
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...