Section 11 Local Bus State Controller (LBSC)
Rev. 1.00 Oct. 01, 2007 Page 325 of 1956
REJ09B0256-0100
H'0000 0000
H'8000 0000
H'A000 0000
H'C000 0000
H'E000 0000
H'FFFF FFFF
Physical address
space
(MMU off)
Virtual address
space
(MMU on)
External memory
space
H'E400 0000
H'0000 0000
H'0400 0000
H'0800 0000
H'0C00 0000
H'1000 0000
H'1400 0000
H'1800 0000
H'1FFF FFFF
H'1C00 0000
Area 0 (
CS0
)
Area 1 (
CS1
)
Area 2 (
CS2
)
Area 3
Area 4 (
CS4
)
Area 5 (
CS5
)
Area 6 (
CS6
)
Area7 (reserved area)
P0 and
U0 areas
P1 area
P2 area
P3 area
Store queue area
P4 area
P0 and
U0 areas
256
P1 area
P2 area
P3 area
Store queue area
P4 area
Notes: 1.
When the MMu is off (MMUCR.AT = 0), the top 3 bits of the 32-bit address are ignored, and
memory is mapped onto a fixed 29-bit external address.
When the MMU is on (MMUCR.AT = 1), the P0, U0, P3, and store queue areas can be
mapped onto any extrnal space using theTLB.
For detalis, see section 6, Memory Management Unit (MMU).
2.
Figure 11.2 Correspondence between Virtual Address Space and External Memory Space
Table 11.2 LBSC External Memory Space Map
Area
External
addresses Size
Connectable
Memory
Specifiable
Bus Width
Access Size
*
7
SRAM
8, 16, 32
*
1
Burst ROM
8, 16, 32
*
1
0
H'0000 0000 to
H'03FF FFFF
64 Mbytes
MPX 32
*
1
8/16/32 bits
and 32 bytes
SRAM
8, 16, 32
*
2
Burst ROM
8, 16, 32
*
2
MPX 32
*
2
1
H'0400 0000 to
H'07FF FFFF
64 Mbytes
Byte control SRAM
16, 32
*
2
8/16/32 bits
and 32 bytes
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...