Section 43 Electrical Characteristics
Rev. 1.00 Oct. 01, 2007 Page 1896 of 1956
REJ09B0256-0100
Table 43.35 USB Electrical Characteristics (Low-Speed)
Item Symbol
Min.
Max.
Unit
Condition
75
ns
CL = 200 pF
Transition time (rise)
*
t
R
300
ns
CL = 600 pF
75
ns
CL = 200 pF
Transition time (fall)
*
t
F
300
ns
CL = 600 pF
Rise/fall time matching
t
RFM
80
125
%
(TR/TF)
Output signal crossover power supply voltage V
CRS
1.3
2.0 V
Notes: Measured with edge control C
EDGE
= 47 pF and connection of direct resister Rs = 22
Ω
.
*
Value within 10
%
to 90
%
of the signal power supply voltage.
43.4.21 LCDC Module Signal Timing
Table 43.36 LCDC Module Signal Timing
Conditions: V
CCQ
=
VDD
_
RTC
=
AV
CC
=
3.0 to 3.6 V, V
CCQ-DDR
=
2.3 to 2.7 V, VDD
=
1.15 to
1.35 V, Ta
= −
20 to 75
°
C
Item Symbol
Min.
Max.
Unit
Figure
LCD_CLK input clock frequency
t
FREQ
66 MHz
LCD_CLK input clock rise time
t
r
3 ns
LCD_CLK input clock fall time
t
f
3 ns
LCD_CLK input clock duty
t
DUTY
90 110
%
Clock (LCD_CL2) cycle time
t
CC
25
ns
Clock (LCD_CL2) high level pulse width
t
CHW
7
ns
Clock (LCD_CL2) low level pulse width
t
CLW
7
ns
Clock (LCD_CL2) transition time (rise/fall)
t
CT
3 ns
Data (LCD_DATA) delay time
t
DDdo
−
3.5 3
ns
Display enable (LCD_M_DISP) delay time
t
IDdo
−
3.5 3
ns
Horizontal synchronous signal (LCD_CL1) delay time t
HDdo
−
3.5 3
ns
Vertical synchronous signal (LCD_FLM) delay time
t
VDdo
−
3.5 3
ns
43.79
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...