Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 269 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W
Function
Description
12
CMT
0
R
Indicates CMT interrupt source
11 to 9 —
All 0
R
This bit is always read as 0. The
write value should always be 0.
8
DMAC
0
R
Indicates DMAC interrupt source
7
H-UDI
0
R
Indicates H-UDI interrupt source
6
—
0
R
This bit is always read as 0. The
write value should always be 0.
5
WDT
0
R
Indicates WDT interrupt source
4
SCIF1
0
R
Indicates SCIF1 interrupt source
3
SCIF0
0
R
Indicates SCIF0 interrupt source
2
RTC
0
R
Indicates RTC interrupt source
1
TMU1
0
R
Indicates TMU1 interrupt source
0
TMU0
0
R
Indicates TMU0 interrupt source
Indicates interrupt
sources for each
peripheral module
(INT2A0 is not
affected by the state
of the interrupt mask
register).
0: No interrupts
1: Interrupts are
generated
Note: Reading the
INTEVT code
notified to the
CPU directly
can identify
interrupt
sources. In this
case, reading
INT2A0 is not
necessary.
9.3.15 Interrupt
Source Register 01 (Mask State is not affected) (INT2A01)
INT2A01 (mask state is not affected) is a 32-bit read-only register that indicates interrupt source
modules. Even if interrupt masking is set in the interrupt mask register, INT2A01 indicates a
source module in a corresponding bit (the corresponding interrupt is not generated). If source
indication is not necessary depending on the state of the interrupt mask register, use INT2A11.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
SCIF2 USBF
STIF1 STIF0
USBH
GETH
ER
PCC
ADC
TPU
SIM
SIOF2 SIOF1 LCDC
IIC1
IIC0
SSI2
SSI3
SSI1
SECU
RITY
*
Bit:
Initial value:
R/W:
Bit:
Initial value:
R/W:
−
− −
− −
−
− −
− −
−
− −
Note:
*
This bit is reserved in the R5S77631.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...