Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 242 of 1956
REJ09B0256-0100
Name Abbreviation
R/W
P4
Address
Area 7
Address
Access
Size
NMI flag control register
NMIFCR
R/(W) H'FFD0 00C0 H'1FD0 00C0
32
User interrupt mask level
register
USERIMASK
R/W
H'FFD3 0000
H'1FD3 0000
32
Interrupt priority register 0
INT2PRI0
R/W
H'FFD4 0000
H'1FD4 0000
32
Interrupt priority register 1
INT2PRI1
R/W
H'FFD4 0004
H'1FD4 0004
32
Interrupt priority register 2
INT2PRI2
R/W
H'FFD4 0008
H'1FD4 0008
32
Interrupt priority register 3
INT2PRI3
R/W
H'FFD4 000C H'1FD4 000C
32
Interrupt priority register 4
INT2PRI4
R/W
H'FFD4 0010
H'1FD4 0010
32
Interrupt priority register 5
INT2PRI5
R/W
H'FFD4 0014
H'1FD4 0014
32
Interrupt priority register 6
INT2PRI6
R/W
H'FFD4 0018
H'1FD4 0018
32
Interrupt priority register 7
INT2PRI7
R/W
H'FFD4 001C H'1FD4 001C
32
Interrupt priority register 8
INT2PRI8
R/W
H'FFD4 00A0 H'1FD4 00A0
32
Interrupt priority register 9
INT2PRI9
R/W
H'FFD4 00A4 H'1FD4 00A4
32
Interrupt priority register 10
INT2PRI10
R/W
H'FFD4 00A8 H'1FD4 00A8
32
Interrupt priority register 11
INT2PRI11
R/W
H'FFD4 00AC H'1FD4 00AC
32
Interrupt priority register 12
INT2PRI12
R/W
H'FFD4 00B0 H'1FD4 00B0
32
Interrupt priority register 13
INT2PRI13
R/W
H'FFD4 00B4 H'1FD4 00B4
32
Interrupt source register 0
(mask state is not affected)
INT2A0
R
H'FFD4 0030
H'1FD4 0030
32
Interrupt source register 01
(mask state is not affected)
INT2A01
R
H'FFD4 00C0 H'1FD4 00C0
32
Interrupt source register 1
(mask state is affected)
INT2A1
R
H'FFD4 0034
H'1FD4 0034
32
Interrupt source register 11
(mask state is affected)
INT2A11
R
H'FFD4 00C4 H'1FD4 00C4
32
Interrupt mask register
INT2MSKR
R/W
H'FFD4 0038
H'1FD4 0038
32
Interrupt mask register 1
INT2MSKR1
R/W
H'FFD4 00D0 H'1FD4 00D0
32
Interrupt mask clear register
INT2MSKCR
W
H'FFD4 003C H'1FD4 003C
32
Interrupt mask clear register 1
INT2MSKCR1 W
H'FFD4 00D4 H'1FD4 00D4
32
Individual module interrupt
source register 0
INT2B0
R
H'FFD4 0040
H'1FD4 0040
32
Individual module interrupt
source register 1
INT2B1
R
H'FFD4 0044
H'1FD4 0044
32
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...