Section 22 Realtime Clock (RTC)
Rev. 1.00 Oct. 01, 2007 Page 763 of 1956
REJ09B0256-0100
Table 22.3 Register State in Each Operating Mode
Name
Abbrevia-
tion
Initial
Value
Power-On
Reset
Manual
Reset Sleep
Standby
64 Hz counter
R64CNT
Undefined Counts Counts Counts
Counts
Second counter
RSECCNT
Undefined
Counts
Counts
Counts
Counts
Minute counter
RMINCNT
Undefined Counts Counts Counts
Counts
Hour counter
RHRCNT
Undefined Counts Counts Counts
Counts
Day-of-week counter
RWKCNT
Undefined Counts Counts Counts
Counts
Day counter
RDAYCNT
Undefined
Counts
Counts
Counts
Counts
Month counter
RMONCNT
Undefined Counts Counts Counts
Counts
Year counter
RYRCNT
Undefined Counts Counts Counts
Counts
Second alarm register RSECAR
Undefined
*
1
Initialized
*
1
Retained Retained
Retained
Minute alarm register RMINAR
Undefined
*
1
Initialized
*
1
Retained Retained
Retained
Hour alarm register
RHRAR
Undefined
*
1
Initialized
*
1
Retained Retained
Retained
Day-of-week alarm
register
RWKAR Undefined
*
1
Initialized
*
1
Retained Retained
Retained
Day alarm register
RDAYAR
Undefined
*
1
Initialized
*
1
Retained Retained
Retained
Month alarm register
RMONAR
Undefined
*
1
Initialized
*
1
Retained Retained
Retained
RTC control register 1 RCR1
H'00
*
3
Initialized
Initialized
Retained
Retained
RTC control register 2 RCR2
H'09
*
4
Initialized
Initialized
*
2
Retained Retained
RTC control register 3 RCR3
H'00
Initialized Retained Retained
Retained
Year alarm register
RYRAR
Undefined
Retained
Retained
Retained Retained
Notes: 1. The ENB bit in each register is initialized.
2. Bits other than the RTCEN bit and START bit are initialized.
3. The value of the CF bit, CRF bit and AF bit is undefined.
4. The value of the PEF bit is undefined.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...