Section 30 SIM Card Module (SIM)
Rev. 1.00 Oct. 01, 2007 Page 1279 of 1956
REJ09B0256-0100
F: Absolute value of the deviation of the clock frequency
In the above formula, if F = 0 and D = 0.5, then the receive margin is as follows.
When D = 0.5, F = 0,
M = (0.5
−
1/2
×
372)
×
100% = 49.866%
(2) Retransmit
Operation
Retransmit operations when the smart card interface is in receive mode and in transmit mode are
described below.
(a) Retransmission when the smart card interface is in receive mode (T = 0)
Figure 30.8 shows retransmit operations when the smart card interface is in receive mode. Step
(1) to step (5) of figure 30.8 correspond to the following operation.
1. If an error is detected as a result of checking the received parity bit, the PER bit in SCSSR is
automatically set to 1. At this time, if the RIE bit in SCSCR is set to enable, an ERI request is
issued. The PER bit in SCSSR should be cleared to 0 before the sampling timing for the next
parity bit.
2. The RDRF bit in SCSSR is not set for frames in which a parity error occurs.
3. If no error is detected as a result of checking the received parity bit, the PER bit in SCSSR is
not set.
4. If no error is detected as a result of checking the received parity bit, it is assumed that
reception was completed normally, and the RDRF bit in SCSSR is automatically set to 1. If the
RIE bit in SCSCR is 1 and the EIO bit is 0, an RXI request is generated.
5. If a normal frame is received, the pin retains its high-impedance state at the timing for
transmission of error signals.
D0 D1 D2 D3 D4 D5 D6 D7 DP
Ds
D0 D1 D2 D3 D4 D5 D6 D7 DP
Ds
D0 D1 D2 D3 D4
Ds
RDRF
DE
PER
nth transmit frame
Retansmit frame
(n+1) th transmit frame
(DE)
(5)
(4)
(3)
(2)
(1)
Figure 30.8 Retransmission when Smart Card Interface is in Receive Mode
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...