Section 37 LCD Controller (LCDC)
Rev. 1.00 Oct. 01, 2007 Page 1625 of 1956
REJ09B0256-0100
37.4.2
Limits on the Resolution of Rotated Displays, Burst Length, and Connected
Memory (SDRAM)
This LCDC is capable of displaying a landscape-format image on a LCD module by rotating a
portrait format image for display by 90 degrees. Only the numbers of colors for each resolution are
supported as shown in table 37.5. The size of the SDRAM (the number of column address bits)
and its burst length are limited to read the SDRAM continuously.
The number of colors for display, SDRAM column addresses, and LCDC burst length are shown
table 37.5.
A monochromatic LCD module is necessary for the display of images in the above
monochromatic formats. A color LCD module is necessary for the display of images in the above
color formats.
Table 37.5 Limits on the Resolution of Rotated Displays, Burst Length, and Connected
Memory (32-bit SDRAM)
Image for Display in
Memory
(X-Resolution
×
Y-
Resolution)
LCD Module
(X-Resolution
×
Y-Resolution)
Number of Colors for
Display
Number of
Column
Address Bits of
SDRAM
Burst Length of
LCDC (LDSMR
*
)
9 bits
Not more than 16
bursts
240 × 320
320 × 240
Monochrome 4 bpp
(packed)
10 bits
9 bits
Not more than 8
bursts
4 bpp
(unpacked)
10 bits
Not more than 16
bursts
6 bpp
9 bits
Not more than 8
bursts
10 bits
Not more than 16
bursts
9 bits
Not more than 8
bursts
Color 8
bpp
10 bits
Not more than 16
bursts
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...