Section 11 Local Bus State Controller (LBSC)
Rev. 1.00 Oct. 01, 2007 Page 379 of 1956
REJ09B0256-0100
Bus (Bits)
Read/
Write
Access
Size
(bits)
*
1
Odd/
Even
IOIS16
Access
CE2 CE1
A0
D15 to D8
D7 to D0
Write 8
Even 1
1
0
0
Invalid
Write
data
Odd
1 First
0 1 1
Invalid
Write
data
Dynamic
Bus Sizing
*
2
Odd
1 Second
1 0 1
Invalid
Write
data
16
Even
1
First
0
0
0
Upper write data Lower write data
Even
1
Second
1
0
1
Invalid
Upper write data
Odd
1
PIO
8
Even
×
0
1
0
Invalid
Read
data
read
Odd
×
ATA
comple-
ment mode
16 Even
×
1
0
0
Upper read data Lower read data
Odd
×
PIO
8
Even
×
0
1
0
Invalid
Write
data
write
Odd
×
16
Even
×
1
0
0
Upper write data Lower write data
Odd
×
DMA
8
Even
×
0
1
0
Invalid
Read
data
read
Odd
×
1
1
0
Read
data
Invalid
16
Even
×
1
1
1
Upper read data Lower read data
Odd
×
DMA
8
Even
×
1
1
0
Invalid
Write
data
write
Odd
×
1
1
0
Write
data
Invalid
16
Even
×
1
1
1
Upper write data Lower write data
Odd
×
[Legend]
×
: Don't
care
Notes: 1. In 32-bit/64-bit/32-byte transfer, the addresses are automatically incremented by the
bus width, and then above accesses are repeated until the transfer data size is
reached.
2. PCMCIA I/O card interface only.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...