Rev. 1.00 Oct. 01, 2007 Page lv of lxvi
Figure 43.23 MPX Basic Bus Cycle: Write.............................................................................. 1853
Figure 43.24 MPX Bus Cycle: Burst Read............................................................................... 1854
Figure 43.25 MPX Bus Cycle: Burst Write .............................................................................. 1855
Figure 43.26 Byte Control SRAM Bus Cycle .......................................................................... 1856
Figure 43.27 Byte Control SRAM Bus Cycle: Basic Read Cycle (No Wait, No Address
Setup/Hold Time Insertion, RDS = 1, RDH = 0) ................................................ 1857
Figure 43.28 DDRIF MCLK Output Timing............................................................................ 1859
Figure 43.29 Read Timing of DDR-SDRAM (2 Burst Read) .................................................. 1859
Figure 43.30 Write Timing of DDR-SDRAM (2 Burst Write)................................................. 1860
Figure 43.31 NMI Input Timing ............................................................................................... 1861
Figure 43.32 IRQ/
IRL
, PINT Input and
IRQOUT
Output Timing........................................... 1862
Figure 43.33 External CPU Interface Read/Write Access Timing ........................................... 1864
Figure 43.34 PCI Clock Input Timing ...................................................................................... 1866
Figure 46.35 Output Signal Timing.......................................................................................... 1866
Figure 43.36 Input Signal Timing............................................................................................. 1866
Figure 43.37
DREQ, TEND,
and
DACK
Timing..................................................................... 1867
Figure 43.38 TCLK Input Timing ............................................................................................ 1868
Figure 43.39 TPU Output Timing............................................................................................. 1869
Figure 43.40 TPU Clock Input Timing..................................................................................... 1869
Figure 43.41 MII Transmit Timing (normal operation)............................................................ 1871
Figure 43.42 MII Receive Timing (normal operation) ............................................................. 1871
Figure 43.43 MII Receive Timing (When an Error is Detected) .............................................. 1872
Figure 43.44 WOL Output Timing ........................................................................................... 1872
Figure 43.45 GMII Transmit Timing (normal operation)......................................................... 1873
Figure 43.46 GMII Receive Timing (normal operation) .......................................................... 1873
Figure 43.47 GMII Receive Timing (When an Error is Detected) ........................................... 1874
Figure 43.48 WOL Output Timing ........................................................................................... 1874
Figure 43.49 RMII Transmit Timing........................................................................................ 1875
Figure 43.50 RMII Receive Timing (normal operation)........................................................... 1875
Figure 43.51 RMII Receive Timing (When an Error is Detected)............................................ 1876
Figure 43.52 STIF Clock Valid Receive Timing...................................................................... 1877
Figure 43.53 STIF Clock Valid Transmit Timing .................................................................... 1878
Figure 43.54 STIF Strobe Receive Timing............................................................................... 1878
Figure 43.55 STIF Strobe Transmit Timing ............................................................................. 1879
Figure 43.56 I
2
C Bus Interface Input/Output Timing ............................................................... 1881
Figure 43.57 AC Characteristic Load Condition ...................................................................... 1881
Figure 43.58 SCIFn_SCK Input Clock Timing ........................................................................ 1882
Figure 43.59 SCIFn I/O Synchronous Mode Clock Timing ..................................................... 1883
Figure 43.60 SIOF_MCLK Input Timing................................................................................. 1884
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...