Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 810 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W Description
19
ZPF
0
R/W
PAUSE Frame Usage with TIME = 0 Enable/Lost
Carrier Error Detection Enable.
PAUSE Frame Usage with TIME = 0 Enable (In full-
duplex mode)
0: Control of a PAUSE frame whose TIME parameter
value is 0 is disabled.
The next frame is not transmitted until the time
specified by the Timer value has elapsed. If a
PAUSE frame whose time specified by the Timer
value is 0 is received, that PAUSE frame is
discarded.
1: Control of a PAUSE frame whose TIME parameter
value is 0 is enabled.
When the data size in the receive FIFO becomes
smaller than the FCFTR setting before the time
specified by the Timer value elapses, an automatic
PAUSE frame with a Timer value of 0 is transmitted.
On receiving a PAUSE frame with a Timer value of 0,
the transmission wait state is canceled.
Lost carrier Error Detection Enable (In half-duplex
mode)
0: A lost carrier error is checked during frame
transmission.
1: A lost carrier error is not checked during frame
transmission
Lost carrier error detection can be enabled only when
the time period from the EX_TX_EN signal activation
(high-active) to the ET_CRS = 1 detection is 63BT
*
or
less.
If the time period from the EX_TX_EN signal activation
(high-active) to the ET_CRS = 1 detection is greater
than 63BT
*
, or if the ET_CRS signal timing is
undefined, this bit should not be cleared to 0.
Note
*
: 1BT = 1ns (1000Mbps), 1BT = 10ns (100bps),
1BT = 100nS (10Mbps)
18
PFR
0
R/W
PAUSE Frame Receive Mode
0: PAUSE frame is not transferred to E-DMAC
1: PAUSE frame is transferred to E-DMAC
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...