Section 36 USB Function Controller (USBF)
Rev. 1.00 Oct. 01, 2007 Page 1500 of 1956
REJ09B0256-0100
Table 36.2 (2) Register Configuration (Access Size = 32 bits)
Register Name
Abbreviation
Area P4
Address
*
Area 7
Address
*
Access
size
Interrupt flag register 0
IFR0
H'FFEC 0000
H'1FEC 0000
32
Interrupt flag register 1
IFR1
H'FFEC 0004
H'1FEC 0004
32
Interrupt flag register 2
IFR2
H'FFEC 0008
H'1FEC 0008
32
Interrupt flag register 3
IFR3
H'FFEC 000C
H'1FEC 000C
32
Interrupt enable register 0
IER0
H'FFEC 0010
H'1FEC 0010
32
Interrupt enable register 1
IER1
H'FFEC 0014
H'1FEC 0014
32
Interrupt enable register 2
IER2
H'FFEC 0018
H'1FEC 0018
32
Interrupt enable register 3
IER3
H'FFEC 001C
H'1FEC 001C
32
Interrupt select register 0
ISR0
H'FFEC 0020
H'1FEC 0020
32
Interrupt select register 1
ISR1
H'FFEC 0024
H'1FEC 0024
32
Interrupt select register 2
ISR2
H'FFEC 0028
H'1FEC 0028
32
Interrupt select register 3
ISR3
H'FFEC 002C
H'1FEC 002C
32
EP0i data register
EPDR0i
H'FFEC 0030
H'1FEC 0030
32
EP0o data register
EPDR0o
H'FFEC 0034
H'1FEC 0034
32
EP0s data register
EPDR0s
H'FFEC 0038
H'1FEC 0038
32
EP1 data register
EPDR1
H'FFEC 0040
H'1FEC 0040
32
EP2 data register
EPDR2
H'FFEC 0050
H'1FEC 0050
32
EP3 data register
EPDR3
H'FFEC 0060
H'1FEC 0060
32
EP4 data register
EPDR4
H'FFEC 0070
H'1FEC 0070
32
EP5 data register
EPDR5
H'FFEC 0080
H'1FEC 0080
32
EP0o receive data size
register
EPSZ0o
H'FFEC 0090
H'1FEC 0090
32
EP1 receive data size register EPSZ1
H'FFEC 0094
H'1FEC 0094
32
EP4 receive data size register EPSZ4
H'FFEC 0098
H'1FEC 0098
32
Data status register
DASTS
H'FFEC 009C
H'1FEC 009C
32
FIFO clear register 0
FCLR0
H'FFEC 00A0
H'1FEC 00A0
32
FIFO clear register 1
FCLR1
H'FFEC 00A4
H'1FEC 00A4
32
Endpoint stall register 0
EPSTL0
H'FFEC 00A8
H'1FEC 00A8
32
Endpoint stall register 1
EPSTL1
H'FFEC 00AC
H'1FEC 00AC
32
Trigger register
TRG
H'FFEC 00B0
H'1FEC 00B0
32
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...