Section 1 Overview
Rev. 1.00 Oct. 01, 2007 Page 18 of 1956
REJ09B0256-0100
Pin No. Pin Name
I/O
Function
Power
Supply
B14 PTI3/ST0M_VALIDI/IIC0_SDA/
SIOF1_MCLK/USB_CLK
I/I/IO/I/I
Port/ST data valid (mirror pin)/IIC
serial data/
SIOF master clock/USB clock input
VCCQ
B15 PTK7/ST1_D7/GET0_ERXD7/
SIOF2_MCLK/LCD_VCPWC
IO/IO/I/I/O
Port/ST data /ETHER receive
data/SIOF master clock/LCD power
supply control
VCCQ
B16 PTI5/MD10/ST1_VALID/
LCD_D1
IO/I /IO/O
Port/mode control (external CPU
connection select)/ST data valid/LCD
data
VCCQ
B17 PTI7/IRQ3/
IRL3
/ST0M_D7I/
IIC1_SDA
I/I/I/I/IO
Port/external interrupt input/ST data
(mirror pin)/
IIC serial data
VCCQ
B18 PTJ4/ST0M_D2I/ET0_ERXD2/
RMII1_RXD1/LCD_CL2
IO/I/I/I/O
Port/ST data (mirror pin)/ETHER
receive data/RMII receive data/LCD
shift clock
VCCQ
B19
RDY
/
EX_RDY
/
PCC_WAIT
I/O/I Ready/external
CPU
ready/PCMCIA
hardware wait request
VCCQ
B20
CS2
/
EX_CS1
O/I Chip
select
VCCQ
B21 PTM7/D31/EX_AD31/ST0_D7/
ET0_RX-DV/RMII0_TXD0/
PINT7
IO/IO/IO/IO/I/O/I Port/data bus/address-and-data
bus/ST data/ETHER receive data
valid/RMII transmit data/port interrupt
input
VCCQ
B22 PTM5/D29/EX_AD29/ST0_D5/
ET0_RX-ER/RMII0_TXD_EN/
PINT5
IO/IO/IO/IO/I/O/I Port/data bus/address-and-data
bus/ST data/ETHER receive
error/RMII transmit enable/port
interrupt input
VCCQ
B23 VSSQ
I/O GND
B24 PTM3/D27/EX_AD27/ST0_D3/
ET0_LINKSTA/RMII0_RXD1/
PINT3
IO/IO/IO/IO/I/I/I Port/data
bus/address-and-data
bus/ST data/ETHER link status/RMII
receive data/port interrupt input
VCCQ
B25 REF125CK/
SSI_CLK/HAC_BITCLK
I/I/I
125-MHz reference clock/SSI divider
input clock/HAC clock
VCCQ
C1
M_D0
IO
DDR-SDRAM data bus
VCCQ_
DDR
C2 VCCQ-DDR
DDR-SDRAM I/O VCC
C3 VSSQ-DDR
DDR-SDRAM I/O GND
C4 VCCQ-DDR
DDR-SDRAM I/O VCC
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...