Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 920 of 1956
REJ09B0256-0100
23.3.76 Transmit/Receive Status Copy Enable Register (TRSCER)
TRSCER specifies whether the information for the transmit and receive state reported by bits 17,
16, and 10 to 0 in the E-MAC/E-DMAC status register (EESR) is to be reflected in the TFE or
RFE bit of the corresponding descriptor. The bits in this register correspond to bits 17, 16, and 10
to 0 in EESR. When a bit is cleared to 0, the transmit status (bits 17 and 10 to 8 in EESR) is
reflected in the TFE bit of the transmit descriptor, and the receive status (bits 16 and 7 to 0 in
EESR) is reflected in the RFE bit of the receive descriptor. In this case, the state of a status bit set
to 1 is reflected as the TFE or RFE bit set to 1. When a bit is set to 1, the occurrence of the
corresponding source is not reflected in the descriptor. After this LSI is reset, all bits are cleared to
0.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Bit:
Initial value:
R/W:
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit:
Initial value:
R/W:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R/W
R/W
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
DLC
CE
CD
CE
TRO
CE
RMAF
CE
RRF
CE
RTLF
CE
RTSF
CE
PRE
CE
CERF
CE
TABT
CE
RABT
CE
CEEF
CE
CELF
CE
Bit Bit
Name
Initial
Value R/W Description
31 to 18
All
0
R
Reserved
These bits are always read as 0. The write value should
always be 0.
17
TABTCE
0
R/W
TABT Bit Copy Directive
0: Reflects the TABT bit status in the TFE bit of the
transmit descriptor
1: Occurrence of the corresponding source is not
reflected in the TFE bit of the transmit descriptor
16
RABTCE
0
R/W
RABT Bit Copy Directive
0: Reflects the RABT bit status in the RFE bit of the
receive descriptor
1: Occurrence of the corresponding source is not
reflected in the RFE bit of the receive descriptor
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...