Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 495 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W
Description
7 APEDI
0
SH:
R/WC
PCI: R
Address Parity Error Detection Interrupt
Indicates an address parity error has been detected.
When both the PER and SERRE bits in the PCI
command register are set to 1, an address parity
error is detected.
0: Address parity error detection interrupt does not
occur
[Clear condition]
Write 1 to this bit (write clear).
1: Address parity error detection interrupt occurs
[Set condition]
When an address parity error detection interrupt
occurs.
6 SEDI
0
SH:
R/WC
PCI: R
SERR
Detection Interrupt
Indicates that the assertion of the
SERR
signal has
been detected when the PCIC operates in host bus
bridge mode.
0:
SERR
detection interrupt does not occur
[Clear condition]
Write 1 to this bit (write clear).
1:
SERR
detection interrupt occurs
[Set condition]
When a
SERR
detection interrupt occurs.
5 DPEITW
0
SH:
R/WC
PCI: R
Data Parity Error Interrupt for Target Write
Indicates that a data parity error has been detected
during a target write access (only detected when
PCICMD.PER is set to 1) when the PCIC functions
as a target.
0: Data parity error detection interrupt does not occur
[Clear condition]
Write 1 to this bit (write clear).
1: Data parity error detection interrupt occurs
[Set condition]
When a data parity error detection interrupt occurs.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...