Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 530 of 1956
REJ09B0256-0100
(2) Accessing PCI Memory Space
Figure 13.2 shows the method for accessing the PCI bus allocated to the PCI memory space from
the SuperHyway bus.
H'0000 0000
H'1000 0000
H'C000 0000
H'FD00 0000
H'FE00 0000
H'FE20 0000
SuperHyway bus
address space (4GB)
PCI local bus
address space (4GB)
16 Mbytes
64 Mbytes
512 Mbytes
PCI memory space 1
64 Mbytes
PCI memory space 2
512 Mbytes
PCI memory space 0
16 Mbytes
Register 2 Mbytes
PCI I/O 2 Mbytes
Figure 13.2 SuperHyway Bus to PCI Local Bus Access
To access to the PCI memory address space, use the PCI memory bank register (PCIMBR) and
PCI memory bank mask register (PCIMBMR). These registers should have an address space
ranging from 16 Mbytes to 512 Mbytes. PCI addresses can be allocated to by software.
The PCIC supports burst transfers to memory transfer.
Consecutive accesses with the SuperHyway load 32-byte or SuperHyway store 32-byte command
result in a burst transfer of 32-byte or more (64-byte, 96-byte, etc.).
The PCI memory spaces are allocated from H'FD00 0000 to H'FDFF FFFF for PCI memory space
0 (16 Mbytes), H'1000 0000 to H'13FF FFFF for PCI memory space 1 (Area 4, 64 Mbytes,
selection of the PCIC, DDRIF and LBSC spaces), and H'C000 0000 to H'DFFF FFFF for PCI
memory space 2 (512 Mbytes, available only in 32-bit address extended mode).
Address translation from SuperHyway bus to PCI local bus
The lower 15 bits ([17:3]) of a SuperHyway bus address are sent without translation.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...