Section 30 SIM Card Module (SIM)
Rev. 1.00 Oct. 01, 2007 Page 1267 of 1956
REJ09B0256-0100
2. The transmit side initiates transmission of one frame of data. The data frame begins with the
start bit (Ds: low level). This is followed by eight data bits (D0 to D7) and the parity bit (Dp).
3. The smart card interface then returns the data line to high impedance. The data line is held at
high level by the pull-up resistance.
4. The receive side performs a parity check.
If there is no parity error and reception is normal, reception of the next frame is awaited,
without further action.
On the other hand, when a parity error has occurred in T = 0 mode, an error signal (DE: low
level) is output, requesting data retransmission. After output of an error signal with the
specified duration, the receive side again sets the signal line to the high-impedance state. The
signal line returns to high level by means of the pull-up resistance. If in T = 1 mode, however,
no error signal is output even if a parity error occurs.
5. If the transmit side does not receive an error signal, the next frame is transmitted.
On the other hand, if in T = 0 mode and an error signal is received, the data for which the error
occurred is retransmitted as in step 2 above. In T = 1 mode, however, error signals are not
received and retransmission is not performed.
30.4.3 Register
Settings
Table 30.4 shows a map of the bits in the registers used by the smart card interface.
Bits for which 0 or 1 is shown must always be set to the value shown. The method for setting the
bits other than these is explained below.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...