Section 31 Multimedia Card Interface (MMCIF)
Rev. 1.00 Oct. 01, 2007 Page 1310 of 1956
REJ09B0256-0100
31.3.12 Interrupt
Control
Registers 0 and 1 (INTCR0, INTCR1)
The INTCR registers enable or disable the INTSTR0 and INTSTR1 flags and control the interrupt
outputs.
•
INTCR0
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
R/W:
FEIE
FFIE
DRPIE
DTIE
CRPIE CMDIE DBSYIE BTIE
Bit Bit
Name
Initial
Value R/W Description
7
FEIE
0
R/W
FIFO Empty Flag Enable
0: Disables FIFO empty flag setting.
1. Enables FIFO empty flag setting.
6
FFIE
0
R/W
FIFO Full Flag Enable
0: Disables FIFO full flag setting.
1: Enables FIFO full flag setting.
5
DRPIE
0
R/W
Data Response End Flag Enable
0: Disables data response end flag setting.
1: Enables data response end flag setting.
4
DTIE
0
R/W
Data Transfer End Flag Enable
0: Disables data transfer end flag setting.
1: Enables data transfer end flag setting.
3
CRPIE
0
R/W
Command Response End Flag Enable
0: Disables command response end flag setting.
1: Enables command response end flag setting.
2
CMDIE
0
R/W
Command Output End Flag Enable
0: Disables command output end flag setting.
1: Enables command output end flag setting.
1
DBSYIE
0
R/W
Data Busy End Flag Enable
0: Disables data busy end flag setting.
1: Enables data busy end flag setting.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...