Rev. 1.00 Oct. 01, 2007 Page xxi of lxvi
23.3.4
E-MAC Interrupt Permission Register (ECSIPR)................................................. 816
23.3.5
PHY Interface Register (PIR) ............................................................................... 817
23.3.6
MAC Address High Register (MAHR) ................................................................ 818
23.3.7
MAC Address Low Register (MALR).................................................................. 819
23.3.8
Receive Frame Length Register (RFLR) .............................................................. 820
23.3.9
PHY Status Register (PSR)................................................................................... 821
23.3.10
PHY_INT Polarity Register (PIPR) ...................................................................... 822
23.3.11
Transmit Retry Over Counter Register (TROCR) ................................................ 823
23.3.12
Delayed Collision Detect Counter Register (CDCR)............................................ 824
23.3.13
Lost Carrier Counter Register (LCCR) ................................................................. 825
23.3.14
CRC Error Frame Receive Counter Register (CEFCR)........................................ 826
23.3.15
Frame Receive Error Counter Register (FRECR)................................................. 827
23.3.16
Too-Short Frame Receive Counter Register (TSFRCR)....................................... 828
23.3.17
Too-Long Frame Receive Counter Register (TLFRCR)....................................... 829
23.3.18
Residual-Bit Frame Receive Counter Register (RFCR) ....................................... 830
23.3.19
Carrier Extension Loss Counter Register (CERCR) ............................................. 831
23.3.20
Carrier Extension Error Counter Register (CEECR) ............................................ 832
23.3.21
Multicast Address Frame Receive Counter Register (MAFCR)........................... 833
23.3.22
Automatic PAUSE Frame Register (APR) ........................................................... 834
23.3.23
Manual PAUSE Frame Register (MPR) ............................................................... 835
23.3.24
Automatic PAUSE Frame Retransmit Count Register (TPAUSER) .................... 836
23.3.25
PAUSE Frame Transmit Counter Register (PFTCR) ........................................... 837
23.3.26
PAUSE Frame Receive Counter Register (PFRCR)............................................. 838
23.3.27
GETHER Mode Register (GECMR) .................................................................... 839
23.3.28
Burst Cycle Count Upper-Limit Register (BCULR)............................................. 840
23.3.29
TSU Counter Reset Register (TSU_CTRST) ....................................................... 841
23.3.30
Relay Enable Register (Port 0 to 1) (TSU_FWEN0) ............................................ 842
23.3.31
Relay Enable Register (Port 1 to 0) (TSU_FWEN1) ............................................ 843
23.3.32
Relay FIFO Size Select Register (TSU_FCM) ..................................................... 844
23.3.33
Relay FIFO Overflow Alert Set Register (Port 0) (TSU_BSYSL0) ..................... 845
23.3.34
Relay FIFO Overflow Alert Set Register (Port 1) (TSU_BSYSL1) ..................... 847
23.3.35
Transmit/Relay Priority Control Mode Register (Port 0) (TSU_PRISL0)............ 849
23.3.36
Transmit/Relay Priority Control Mode Register (Port 1) (TSU_PRISL1)............ 851
23.3.37
Receive/Relay Function Set Register (Port 0 to 1) (TSU_FWSL0)...................... 853
23.3.38
Receive/Relay Function Set Register (Port 1 to 0) (TSU_FWSL1)...................... 855
23.3.39
Relay Function Set Register (Common) (TSU_FWSLC)..................................... 857
23.3.40
Qtag Addition/Deletion Set Register (Port 0 to 1) (TSU_QTAG0) ...................... 859
23.3.41
Qtag Addition/Deletion Set Register (Port 1 to 0) (TSU_QTAG1) ...................... 860
23.3.42
Relay Status Register (TSU_FWSR) .................................................................... 861
23.3.43
Relay Status Interrupt Mask Register (TSU_FWINMK)...................................... 864
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...