Section 12 DDR-SDRAM Interface (DDRIF)
Rev. 1.00 Oct. 01, 2007 Page 415 of 1956
REJ09B0256-0100
12.4 Register
Descriptions
Table 12.4 shows the DDRIF registers.
These registers should be set when access is not made to the DDR-SDRAM from peripheral
modules. When the access is not made and the DCE bit (DDR-SDRAM control enable) in the
memory interface mode register is cleared to 0 or the SELFS bit (self-refresh status) in that
register is set to 1, set other registers.
Although the bit width for registers is 64 bits, access the registers in longwords (32 bits). Writing
to this register is reflected in longwords. Reading this register returns a current longword value. In
big endian mode, when accessing bits 63 to 32, specify address 8n
+
0. When accessing bits 31 to
0, specify address 8n
+
4.
Table 12.4 Register Configuration
Register Name
Abbreviation R/W
Area P4
Address
*
1
Area 7
Address
*
1
Access
Size
Memory interface mode register MIM
R/W
H'FE80 0008
H'1E80 0008
32
DDR-SDRAM control register
SCR
R/W
H'FE80 0010
H'1E80 0010
32
DDR-SDRAM timing register
STR
R/W
H'FE80 0018
H'1E80 0018
32
DDR-SDRAM row attribute
register
SDR
R/W
H'FE80 0030
H'1E80 0030
32
DDR-SDRAM mode register
SDMR
(W)
H'FE9x xxxx
*
2
H'1E9x xxxx
*
2
32
DDR-SDRAM back-up register
DBK
R
H'FE80 0400
H'1E80 0400
32
Notes: 1. P4 addresses are used when area P4 in the virtual address space is used, and area 7
addresses are used when accessing the register through area 7 in the physical address
space using the TLB.
2. For details, see section 12.4.5, DDR-SDRAM Mode Register (SDMR).
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...