Section 29 Serial I/O with FIFO (SIOF)
Rev. 1.00 Oct. 01, 2007 Page 1229 of 1956
REJ09B0256-0100
29.4.7
Transmit and Receive Procedures
(1) Transmission in Master Mode
Figure 29.9 shows an example of settings and operation for master mode transmission.
Start
No
Yes
No
Yes
End
No.
1
2
3
4
5
6
7
8
Set the SCKE bit in SICTR to 1
Start SIOF_SCK output
TDREQ = 1?
Set SITDR
Transmit SITDR from SIOF_TXD
synchronously with SIOF_SYNC
Transfer
ended?
Clear the TXE bit in SICTR to 0
Flow Chart
Set transmit data
Set to disable transmission
End transmission
Transmit
Output serial clock
Set operation start for baud rate
generator
Set the start for frame synchronous
signal output and enable transmission
Output frame synchronous
signal and issue transmit
transfer request
*
SIOF Settings
SIOF Operation
Note:
*
When interrupts due to transmit data underflow are enabled, after setting the no. 6 transmit data, the
TXE bit should be set to 1.
Set SIMDR, SISCR, SITDAR,
SICDAR, SITCR, and SIFCTR
Set the FSE and TXE bits
in SICTR to 1
Set operating mode, serial clock,
slot positions for transmit data,
slot position for control data,
control data, and FIFO request
threshold value
Figure 29.9 Example of Transmit Operation in Master Mode
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...