Section 30 SIM Card Module (SIM)
Rev. 1.00 Oct. 01, 2007 Page 1277 of 1956
REJ09B0256-0100
generated, and the RIE bit should be set to 1 so that an ERI request is issued. The ERS flag set
when an error signal is received is not cleared automatically, and so should be cleared by sending
an interrupt request to the CPU.
In receive operation, when the RDRF flag in SCSSR is set to 1, a DMA transfer request for
receive data full is issued. By setting a DMA transfer request for receive data full in advance as a
DMAC activation source, the DMAC can be activated and made to transfer data when a DMA
transfer request for receive data full occurs.
When in T = 0 mode and if a parity error occurs during reception, a data retransmit request is
issued. At this time the RDRF flag is not set, and a DMA transfer request is not issued, so the
number of bytes specified to the DMAC can be received.
When using the DMAC for receive data processing and performing error processing as a result of
an interrupt request sent to the CPU, the RIE bit should be set to 1 and the EIO bit to 1, so that no
RXI requests are generated and only ERI requests are generated.
The PER, ORER, and WAIT_ER flags that are set by a receive error are not automatically cleared,
and so should be cleared by sending an interrupt request to the CPU.
When using the DMAC for transmission and reception, the DMAC should always be set first and
put into the enabled state, before setting the smart card interface.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...