Rev. 1.00 Oct. 01, 2007 Page li of lxvi
Figure 31.19 (1) Example of Operational Flow for Auto-mode Pre-defined Multiblock
Read Transfer ................................................................................................ 1352
Figure 31.19 (2) Example of Operational Flow for Auto-mode Pre-defined Multiblock
Read Transfer ................................................................................................ 1353
Figure 31.20 (1) Example of Operational Flow for Auto-mode Pre-defined Multiblock
Write Transfer ............................................................................................... 1355
Figure 31.20 (2) Example of Operational Flow for Auto-mode Pre-defined Multiblock
Write Transfer ............................................................................................... 1356
Figure 31.21 Operation Flow to Apply the Card Identification Function................................. 1358
Section 32 PC Card Controller (PCC)
Figure 32.1 PC Card Controller Block Diagram....................................................................... 1360
Figure 32.2 Continuous 32-Mbyte Area Mode......................................................................... 1362
Figure 32.3 Continuous 16-Mbyte Area Mode (Area 6)........................................................... 1363
Figure 32.4 SH7763 Interface................................................................................................... 1380
Figure 32.5 PCMCIA Memory Card Interface Basic Timing................................................... 1384
Figure 32.6 PCMCIA Memory Card Interface Wait Timing.................................................... 1385
Figure 32.7 PCMCIA I/O Card Interface Basic Timing ........................................................... 1386
Figure 32.8 PCMCIA I/O Card Interface Wait Timing ............................................................ 1387
Figure 32.9 Dynamic Bus Sizing Timing for PCMCIA I/O Card Interface ............................. 1388
Section 33 Audio Codec Interface (HAC)
Figure 33.1 Block Diagram ...................................................................................................... 1392
Figure 33.2 AC97 Frame Slot Structure ................................................................................... 1409
Figure 33.3 Initialization Sequence .......................................................................................... 1412
Figure 33.4 Sample Flowchart for Off-Chip Codec Register Write ......................................... 1413
Figure 33.5 Sample Flowchart for Off-Chip Codec Register Read (1) .................................... 1414
Figure 33.6 Sample Flowchart for Off-Chip Codec Register Read (2) .................................... 1415
Figure 33.7 Sample Flowchart for Off-Chip Codec Register Read (3) .................................... 1416
Section 34 Serial Sound Interface (SSI)
Figure 34.1 Block Diagram of SSI Module .............................................................................. 1420
Figure 34.2 Philips Format (with no Padding).......................................................................... 1439
Figure 34.3 Philips Format (with Padding)............................................................................... 1439
Figure 34.4 Sony Format (with Serial Data First, Followed by Padding Bits) ......................... 1440
Figure 34.5 Matsushita Format (with Padding Bits First, Followed by Serial Data)................ 1440
Figure 34.6 Multichannel Format (2 Channels, No Padding)................................................... 1442
Figure 34.7 Multichannel Format (3 Channels with High Padding)......................................... 1442
Figure 34.8 Multichannel Format (4 Channels, with Padding Bits First, Followed by
Serial Data, with Padding)..................................................................................... 1443
Figure 34.9 Basic Sample Format (Transmit Mode with Example System/
Data Word Length)................................................................................................ 1444
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...