Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 267 of 1956
REJ09B0256-0100
Table 9.5 shows the correspondence between interrupt request sources and bits in INT2PRI0 to
INT2PRI13.
Table 9.5
Interrupt Request Sources and INT2PRI0 to INT2PRI13
Bit
Register
28 to 24
20 to 16
12 to 8
4 to 0
INT2PRI0
TMU0 (TUNI0)
TMU0 (TUNI1) TMU0
(TUNI2) TMU0
(TICPI2)
INT2PRI1 TMU1
(TUNI3) TMU1 (TUNI4)
TMU1 (TUNI5)
RTC
INT2PRI2 SCIF0
SCIF1 WDT Reserved
INT2PRI3 H-UDI
DMAC
ADC
Reserved
INT2PRI4 CMT
HAC
PCIC0
PCIC1
INT2PRI5
PCIC2 PCIC3 PCIC4 PCIC5
INT2PRI6 SIOF0
USBF
MMCIF
SSI0
INT2PRI7 SCIF2
GPIO
Reserved Reserved
INT2PRI8
SSI3 SSI2 SSI1 SECURITY
*
INT2PRI9 LCDC
Reserved
IIC1
IIC0
INT2PRI10 TPU
SIM
SIOF2
SIOF1
INT2PRI11
PCC
Reserved Reserved Reserved
INT2PRI12 Reserved
Reserved USBH
GETHER
INT2PRI13
Reserved Reserved STIF1
STIF0
Note: If the value is larger, the priority is higher. Interrupt requests are masked at H'00 and H'01.
*
These bits are reserved in the R5S77631.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...