Section 23 Gigabit Ethernet Controller (GETHER)
Rev. 1.00 Oct. 01, 2007 Page 976 of 1956
REJ09B0256-0100
Interrupt
Interrupt Source
Register and Bit
Interrupt Generated
Timing
Receive Multicast Address Frame
EESR0.RMAF
After write-back
Carrier Extension Error
EESR0.CEEF
After write-back
Carrier Extension Loss
EESR0.CELF After
write-back
Receive Residual-Bit Frame EESR0.RRF
After
write-back
Receive Too-Long Frame
EESR0.RTLF After
write-back
Receive Too-Short Frame
EESR0.RTSF After
write-back
PHY-LSI Receive Error
EESR0.PRE
After write-back
Transmit/
receive
interrupt for
port 0
(GEINT0)
CRC Error on Received Frame
EESR0.CERF
After write-back
Write-Back Completed
EESR1.TWB After
write-back
Transmit Underflow Frame Write-Back
Completed
EESR1.TUC After
write-back
Receive Overflow Frame Write-Back
Completed
EESR1.ROC After
write-back
Transmit Abort Detect
EESR1.TABT
After write-back
Receive Abort Detect
EESR1.RABT
After write-back
Receive Frame Counter Overflow
EESR1.RFCOF
When the interrupt
source is detected
E-MAC Status Register Source
EESR1.ECI
When the interrupt
source is detected
Frame Transmission Completed
EESR1.TUC After
write-back
Transmit Descriptor Empty
EESR1.TDE
When the interrupt
source is detected
Transmit FIFO Underflow
EESR1.TFUF
When the interrupt
source is detected
Frame Reception
EESR1.FR
After write-back
Receive Descriptor Empty
EESR1.RDE
When the interrupt
source is detected
Receive FIFO Overflow
EESR1.RFOF
When the interrupt
source is detected
Carrier Loss Detection
EESR1.DLC
When the interrupt
source is detected
Transmit/
receive
interrupt for
port 1
(GEINT1)
Delayed Collision Detect
EESR1.CD
When the interrupt
source is detected
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...