Section 19 Timer Unit (TMU)
Rev. 1.00 Oct. 01, 2007 Page 690 of 1956
REJ09B0256-0100
19.3 Register
Descriptions
Table 19.2 shows register configuration. Table 19.3 shows the register states in each operating
mode.
Table 19.2 Register Configuration
Channel
Register Name
Abbrev. R/W P4 Address
Area 7 Address
Size
Timer output control register
TOCR
R/W H'FFD8 0000
H'1FD8 0000
8
0,1,2
Common
Timer start register 0
TSTR0
R/W H'FFD8 0004
H'1FD8 0004
8
Timer constant register 0
TCOR0 R/W H'FFD8 0008
H'1FD8 0008
32
Timer counter 0
TCNT0 R/W H'FFD8 000C
H'1FD8 000C
32
0
Timer control register 0
TCR0
R/W H'FFD8 0010
H'1FD8 0010
16
Timer constant register 1
TCOR1 R/W H'FFD8 0014
H'1FD8 0014
32
Timer counter 1
TCNT1 R/W H'FFD8 0018
H'1FD8 0018
32
1
Timer control register 1
TCR1
R/W H'FFD8 001C
H'1FD8 001C
16
Timer constant register 2
TCOR2 R/W H'FFD8 0020
H'1FD8 0020
32
Timer counter 2
TCNT2 R/W H'FFD8 0024
H'1FD8 0024
32
Timer control register 2
TCR2
R/W H'FFD8 0028
H'1FD8 0028
16
2
Input capture register 2
TCPR2 R
H'FFD8 002C
H'1FD8 002C
32
3,4,5
Common
Timer start register 1
TSTR1
R/W H'FFD8 8004
H'1FD8 8004
8
Timer constant register 3
TCOR3 R/W H'FFD8 8008
H'1FD8 8008
32
Timer counter 3
TCNT3 R/W H'FFD8 800C
H'1FD8 800C
32
3
Timer control register 3
TCR3
R/W H'FFD8 8010
H'1FD8 8010
16
Timer constant register 4
TCOR4 R/W H'FFD8 8014
H'1FD8 8014
32
Timer counter 4
TCNT4 R/W H'FFD8 8018
H'1FD8 8018
32
4
Timer control register 4
TCR4
R/W H'FFD8 801C
H'1FD8 801C
16
Timer constant register 5
TCOR5 R/W H'FFD8 8020
H'1FD8 8020
32
Timer counter 5
TCNT5 R/W H'FFD8 8024
H'1FD8 8024
32
5
Timer control register 5
TCR5
R/W H'FFD8 8028
H'1FD8 8028
16
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...