Section 20 16-Bit Timer Pulse Unit (TPU)
Rev. 1.00 Oct. 01, 2007 Page 713 of 1956
REJ09B0256-0100
Table 20.4 Register State in Each Operating Mode
Register Name
Abbreviation
Power-On
Reset
Manual
Reset Sleep Standby
Timer start register
TSTR
H'0000
H'0000
Retained
Retained
Timer control register_0
TCR_0
H'0000 H'0000 Retained
Retained
Timer mode register_0
TMDR_0
H'0000
H'0000
Retained
Retained
Timer I/O control register_0
TIOR_0
H'0000 H'0000 Retained Retained
Timer interrupt enable register_0 TIER_0
H'0000
H'0000
Retained
Retained
Timer status register_0
TSR_0
H'0000 H'0000 Retained
Retained
Timer counter_0
TCNT_0
H'0000 H'0000 Retained
Retained
Timer general register A_0
TGRA_0
H'FFFF
H'FFFF
Retained
Retained
Timer general register B_0
TGRB_0
H'FFFF
H'FFFF
Retained
Retained
Timer general register C_0
TGRC_0
H'FFFF
H'FFFF
Retained
Retained
Timer general register D_0
TGRD_0
H'FFFF
H'FFFF
Retained
Retained
Timer control register_1
TCR_1
H'0000 H'0000 Retained
Retained
Timer mode register_1
TMDR_1
H'0000
H'0000
Retained
Retained
Timer I/O control register_1
TIOR_1
H'0000 H'0000 Retained Retained
Timer interrupt enable register_1 TIER_1
H'0000
H'0000
Retained
Retained
Timer status register_1
TSR_1
H'0000 H'0000 Retained
Retained
Timer counter_1
TCNT_1
H'0000 H'0000 Retained
Retained
Timer general register A_1
TGRA_1
H'FFFF
H'FFFF
Retained
Retained
Timer general register B_1
TGRB_1
H'FFFF
H'FFFF
Retained
Retained
Timer general register C_1
TGRC_1
H'FFFF
H'FFFF
Retained
Retained
Timer general register D_1
TGRD_1
H'FFFF
H'FFFF
Retained
Retained
Timer control register_2
TCR_2
H'0000 H'0000 Retained
Retained
Timer mode register_2
TMDR_2
H'0000
H'0000
Retained
Retained
Timer I/O control register_2
TIOR_2
H'0000 H'0000 Retained Retained
Timer interrupt enable register_2 TIER_2
H'0000
H'0000
Retained
Retained
Timer status register_2
TSR_2
H'0000 H'0000 Retained
Retained
Timer counter_2
TCNT_2
H'0000 H'0000 Retained
Retained
Timer general register A_2
TGRA_2
H'FFFF
H'FFFF
Retained
Retained
Timer general register B_2
TGRB_2
H'FFFF
H'FFFF
Retained
Retained
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...