Section 36 USB Function Controller (USBF)
Rev. 1.00 Oct. 01, 2007 Page 1501 of 1956
REJ09B0256-0100
Register Name
Abbreviation
Area P4
Address
*
Area 7
Address
*
Access
size
DMA transfer setting register
DMA
H'FFEC 00B4
H'1FEC 00B4
32
Configuration value register CVR
H'FFEC
00B8 H'1FEC
00B8 32
Control register 0
CTLR0
H'FFEC 00BC
H'1FEC 00BC
32
Time stamp register H
TSRH
H'FFEC 00C0
H'1FEC 00C0
32
Time stamp register L
TSRL
H'FFEC 00C4
H'1FEC 00C4
32
Endpoint information register EPIR
H'FFEC 00C8
H'1FEC 00C8
32
Interrupt flag register 4
IFR4
H'FFEC 00D0
H'1FEC 00D0
32
Interrupt enable register 4
IER4
H'FFEC 00D4
H'1FEC 00D4
32
Interrupt select register 4
ISR4
H'FFEC 00D8
H'1FEC 00D8
32
Control register 1
CTLR1
H'FFEC 00DC
H'1FEC 00DC
32
Timer register H
TMRH
H'FFEC 00E0
H'1FEC 00E0
32
Timer register L
TMRL
H'FFEC 00E4
H'1FEC 00E4
32
Set time out register H
STOH
H'FFEC 00E8
H'1FEC 00E8
32
Set time out register L
STOL
H'FFEC 00EC
H'1FEC 00EC
32
Note:
*
P4 addresses are used when area P4 in the virtual address space is used, and area 7
addresses are used when accessing the register through area 7 in the physical address
space using the TLB.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...