Section 37 LCD Controller (LCDC)
Rev. 1.00 Oct. 01, 2007 Page 1585 of 1956
REJ09B0256-0100
Section 37 LCD Controller (LCDC)
A unified memory architecture is adopted for the LCD controller (LCDC) so that the image data
for display is stored in system memory. The LCDC module reads data from system memory, uses
the palette memory to determine the colors, then puts the display on the LCD panel. It is possible
to connect the LCDC to the LCD module* other than microcomputer bus interface types and
NTSC/PAL types and those that apply the LVDS interface.
Note: * LCD module can be connected to the LVDS interface by using the LSI with LVDS
conversion LSI.
37.1 Features
The LCDC has the following features.
•
Panel interface
Serial interface method
Supports data formats for STN/dual-STN/TFT panels (8/12/16/18-bit bus width)*
1
•
Supports 4/8/15/16-bpp (bits per pixel) color modes
•
Supports 1/2/4/6-bpp grayscale modes
•
Supports LCD-panel sizes from 16
×
1 to 1024
×
1024*
2
•
24-bit color palette memory (16 of the 24 bits are valid; R:5/G:6/B:5)
•
STN/DSTN panels are prone to flicker and shadowing. The controller applies 65536-color
control by 24-bit space-modulation FRC with 8-bit RGB values for reduced flicker.
•
Dedicated display memory is unnecessary using part of the DDR_SDRAM (area 3) as the
VRAM to store display data of the LCDC.
•
The display is stable because of the large 2.4-kbyte line buffer
•
Supports the inversion of the output signal to suit the LCD panel's signal polarity
•
Supports the selection of data formats (the endian setting for bytes, backed pixel method) by
register settings
•
An interrupt can be generated at the user specified position (controlling the timing of VRAM
update start prevents flicker)
•
A hardware-rotation mode is included to support the use of landscape-format LCD panels as
portrait-format LCD panels (the horizontal width of the panel before rotation must be within
320 pixels (see table 37.6.)
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...