Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 529 of 1956
REJ09B0256-0100
13.4.3
Master Access
This section describes how the PCIC is accessed by software in this LSI and the restrictions on
usage, such as buffering and synchronization with other devices, when the PCIC is used in both
the host bus bridge and normal modes.
(1) Address Space of PCIC
Table 13.5 shows the PCIC address map.
Table 13.5 PCIC Address Map
Physical
Address
Memory Area
29-Bit Address Mode
32-Bit Address
Extended Mode
*
Space
Size
PCI memory space1
(Area 4)
H'1000 0000 to
H'13FF FFFF
H'1000 0000 to
H'13FF FFFF
64 Mbytes
PCI memory space 2
(Only 32-bit address extended
mode)
— H'C000
0000
to
H'DFFF FFFF
512 Mbytes
PCI memory space 0
H'FD00 0000 to
H'FDFF FFFF
H'FD00 0000 to
H'FDFF FFFF
16 Mbytes
Control register
H'FE00 0000 to
H'FE03 FFFF
H'FE00 0000 to
H'FE03 FFFF
256 Kbytes
PCIC internal register
(configuration and local registers)
H'FE04 0000 to
H'FE07 FFFF
H'FE04 0000 to
H'FE07 FFFF
256 Kbytes
Reserved
H'FE08 0000 to
H'FE1F FFFF
H'FE08 0000 to
H'FE1F FFFF
1.5 Mbytes
PCI I/O space
H'FE20 0000 to
H'FE3F FFFF
H'FE20 0000 to
H'FE3F FFFF
2 Mbytes
Note:
*
For details, see section 7.8, Notes on Using 32-Bit Address Extended Mode.
The address space of the PCIC is divided into four main spaces (six spaces, altogether): the control
register space (PCIECR), PCI internal control register (PCI configuration and PCI local registers)
space, I/O space, and PCI memory (PCI memory space 0, PCI memory space 1, and PCI memory
space 2).
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...