Section 42 User Debugging Interface (H-UDI)
Rev. 1.00 Oct. 01, 2007 Page 1816 of 1956
REJ09B0256-0100
Number Pin
Name
I/O
*
207 PTG2/
REQ1
/ET1_ETXD1 OUTPUT
206 PTG2/
REQ1
/ET1_ETXD1 CONTROL
205 PTG2/
REQ1
/ET1_ETXD1 INPUT
204 PTG1/
GNT2
/ET1_ETXD0 OUTPUT
203 PTG1/
GNT2
/ET1_ETXD0 CONTROL
202 PTG1/
GNT2
/ET1_ETXD0 INPUT
201 PTD7/
PCIRESET
/PCC_RESET/GET1_ETXD7/LCDM_VEPWC OUTPUT
200 PTE0/
INTA
/
PCC_DRV
/GET1_ETXD6/
DREQ2
OUTPUT
199 PTE0/
INTA
/
PCC_DRV
/GET1_ETXD6/
DREQ2
CONTROL
198 PTE0/
INTA
/
PCC_DRV
/GET1_ETXD6/
DREQ2
INPUT
197 PTD6/
REQ2
/PCC_BVD1/GET1_ETXD5/SSI1_SCK/
LCDM_VCPWC
OUTPUT
196 PTD6/
REQ2
/PCC_BVD1/GET1_ETXD5/SSI1_SCK/
LCDM_VCPWC
CONTROL
195 PTD6/
REQ2
/PCC_BVD1/GET1_ETXD5/SSI1_SCK/
LCDM_VCPWC
INPUT
194 PTE1/PCICLK/GET1_ETXD4/
DACK2
OUTPUT
193 PTE1/PCICLK/GET1_ETXD4/
DACK2
CONTROL
192 PTE1/PCICLK/GET1_ETXD4/
DACK2
INPUT
191 PTG4/AD30/ET1_LINKSTA
OUTPUT
190 PTG4/AD30/ET1_LINKSTA CONTROL
189 PTG4/AD30/ET1_LINKSTA
INPUT
188 PTG0/
GNT1
/ET1_WOL OUTPUT
187 PTG0/
GNT1
/ET1_WOL CONTROL
186 PTG0/
GNT1
/ET1_WOL INPUT
185 PTF2/AD31/SIM_RST/ET1_MDIO/
TEND3
OUTPUT
184 PTF2/AD31/SIM_RST/ET1_MDIO/
TEND3
CONTROL
183 PTF2/AD31/SIM_RST/ET1_MDIO/
TEND3
INPUT
182 PTF1/
REQ0
/
REQOUT
/SIM_CLK/ET1_MDC/
DACK3
OUTPUT
181 PTF1/
REQ0
/
REQOUT
/SIM_CLK/ET1_MDC/
DACK3
CONTROL
180 PTF1/
REQ0
/
REQOUT
/SIM_CLK/ET1_MDC/
DACK3
INPUT
179 PTG6/AD26/ET1_TX-ER
OUTPUT
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...