Rev. 1.00 Oct. 01, 2007 Page xliii of lxvi
Figure 13.10 PCI Local Bus to SuperHyway Bus Address Translation
(Local Address Space 0/1) .................................................................................... 539
Figure 13.11 PCI Local Bus to SuperHyway Bus Address Translation (PCIC I/O Space) ........ 540
Figure 13.12 Endian Conversion from PCI Local Bus to SuperHyway bus
(Non-Byte Swapping: TBS = 0)............................................................................ 542
Figure 13.13 Endian Conversion from PCI Local Bus to SuperHyway bus
(Non-Byte Swapping: TBS = 1)............................................................................ 543
Figure 13.14 Cache Flush/Purge Execution Flow for PCI local Bus to SuperHyway Bus......... 545
Figure 13.15 Address Generation for Type 0 Configuration Access.......................................... 547
Figure 13.16 PCI Local Bus Power Down State Transition ....................................................... 550
Figure 13.17 Master Write Cycle in Host Bus Bridge Mode (Single)........................................ 551
Figure 13.18 Master Read Cycle in Host Bus Bridge Mode (Single)......................................... 552
Figure 13.19 Master Write Cycle in Normal Mode (Burst)........................................................ 553
Figure 13.20 Master Read Cycle in Normal Mode (Burst)......................................................... 554
Figure 13.21 Target Read Cycle in Normal Mode (Single)........................................................ 556
Figure 13.22 Target Write Cycle in Normal Mode (Single)....................................................... 557
Figure 13.23 Target Memory Read Cycle in Host Bus Bridge Mode (Burst) ............................ 558
Figure 13.24 Target Memory Write Cycle in Host Bus Bridge Mode (Burst) ........................... 559
Figure 13.25 Master Write Cycle in Host Bus Bridge Mode (Burst, with stepping) .................. 560
Figure 13.26 Target Memory Read Cycle in Host Bus Bridge Mode (Burst, with stepping)..... 561
Figure 13.27 Timing Example of Device (
REQm
) Not Executing
REQ
Negation and
FRAME
Assertion Simultaneously....................................................................... 562
Section 14 Direct Memory Access Controller (DMAC)
Figure 14.1 Block Diagram of DMAC ....................................................................................... 566
Figure 14.2 Round-Robin Mode................................................................................................. 596
Figure 14.3 Changes in Channel Priority in Round-Robin Mode............................................... 597
Figure 14.4 Data Flow of Dual Address Mode........................................................................... 598
Figure 14.5 Example of DMA Transfer Timing in Dual Address Mode
(Source: Ordinary Memory, Destination: Ordinary Memory)................................. 599
Figure 14.6 DMA Transfer Timing Example in Cycle-Steal Normal Mode 1
(DREQ Low Level Detection) ................................................................................ 600
Figure 14.7 DMA Transfer Timing Example in Cycle-Steal Normal Mode 2
(DREQ Low Level Detection) ................................................................................ 601
Figure 14.8 Example of DMA Transfer Timing in Cycle Steal Intermittent Mode
(DREQ Low Level Detection) ................................................................................ 601
Figure 14.9 DMA Transfer Timing Example in Burst Mode (DREQ Low Level Detection) .... 602
Figure 14.10 Bus State when Multiple Channels are Operating................................................. 606
Figure 14.11 DMA Transfer Flowchart ...................................................................................... 607
Figure 14.12 Reload Mode Transfer........................................................................................... 609
Figure 14.13 Example of DREQ Input Detection in Cycle Steal Mode Edge Detection............ 610
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...