Section 35 USB Host Controller (USBH)
Rev. 1.00 Oct. 01, 2007 Page 1464 of 1956
REJ09B0256-0100
Bit
Bit Name
Initial Value R/W
Description
5 BLE
0
R/W
BulkListEnable
When set, this bit enables processing of the
Bulk list.
4 CLE
0
R/W
ControlListEnable
This bit is set to enable the processing of the
control list in the next frame. If cleared by HCD,
the processing of the control list is not carried
out after next SOF. The host controller must
check this bit whenever the list will be
processed. When disabling, HDC can correct
the list. When USBHCCED indicates ED to be
deleted, HCD should hasten the pointer by
updating USBHCCED before re-enabling the list
processing.
0: Control list processing is not carried out
1: Control list processing is carried out
3 IE 0
R/W
IsochronousEnable
When clear, this bit disables the Isochronous
List when the Periodic List is enabled (so
Interrupt EDs may be serviced). While
processing the Periodic List, the Host Controller
will check this bit when it finds an isochronous
ED.
2 PLE
0
R/W
PeriodicListEnable
When set, this bit enables processing of the
Periodic (interrupt and isochronous) list. The
Host Controller checks this bit prior to
attempting any periodic transfers in a frame.
1, 0
CBSR[1:0]
00
R/W
ControlBulkServiceRatio
Specify the number of Control Endpoints
serviced for every Bulk Endpoint. Encoding is
N-1 where N is the number of Control Endpoints
(i.e. '00' = 1 Control Endpoint; '11' = 4 Control
Endpoints)
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...