Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 301 of 1956
REJ09B0256-0100
Interrupt Source
INTEVT
Code
Interrupt
Priority
MASK/CLEAR
Register
Interrupt
Source
Register
Detail
Source
Register
Priority
in the
Source
Default
Priority
ERI0
*
H'700
INT2B2[0]
High
RXI0
*
1
H'720
INT2B2[1]
BRI0
*
1
H'740
INT2B2[2]
SCIF0
TXI0
*
1
H'760
INT2PRI2
[28:24]
INT2MSKR[3]
INT2MSKCR[3]
INT2A0[3]
INT2A1[3]
INT2B2[3]
High
Low
DMINT4
*
1
H'780
INT2B3[4]
High
DMAC (0)
DMINT5
*
1
H'7A0
INT2PRI3
[20:16]
INT2MSKR[8]
INT2MSKCR[8]
INT2A0[8]
INT2A1[8]
INT2B3[5]
Low
IIC0 IICI0
H'8A0
INT2PRI9
[4:0]
INT2MSKR1[4]
INT2MSKCR1[4]
INT2A01[4]
INT2A11[4]
—
IIC1 IICI1
H'8C0
INT2PRI9
[12:8]
INT2MSKR1[5]
INT2MSKCR1[5]
INT2A01[5]
INT2A11[5]
—
CMT CMTI
H'900
INT2PRI4
[28:24]
INT2MSKR[12]
INT2MSKCR[12]
INT2A0[12]
INT2A1[12]
—
GEINT0 H'920
INT2B9[0]
GEINT1 H'940
INT2B9[1]
GEther
GEINT2 H'960
INT2PRI
12[4:0]
INT2MSKR1[16]
INT2MSKCR1[16]
INT2A01[16]
INT2A11[16]
INT2B9[2]
HAC HACI
H'980
INT2PRI4
[20:16]
INT2MSKR[13]
INT2MSKCR[13]
INT2A0[13]
INT2A1[13]
—
PCIC0 PCISERR H'A00
INT2PRI4
[12:8]
INT2MSKR[14]
INT2MSKCR[14]
INT2A0[14]
INT2A1[14]
INT2B4[0]
PCIC1 PCIINTA H'A20
INT2PRI4
[4:0]
INT2MSKR[15]
INT2MSKCR[15]
INT2A0[15]
INT2A1[15]
INT2B4[1]
PCIC2 PCIINTB H'A40
INT2PRI5
[28:24]
INT2MSKR[16]
INT2MSKCR[16]
INT2A0[16]
INT2A1[16]
INT2B4[2]
PCIC3 PCIINTC H'A60
INT2PRI5
[20:16]
INT2MSKR[17]
INT2MSKCR[17]
INT2A0[17]
INT2A1[17]
INT2B4[3]
PCIC4 PCIINTD H'A80
INT2PRI5
[12:8]
INT2MSKR[18]
INT2MSKCR[18]
INT2A0[18]
INT2A1[18]
INT2B4[4]
Low
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...