Section 4 Pipelining
Rev. 1.00 Oct. 01, 2007 Page 81 of 1956
REJ09B0256-0100
(1-1) BF, BF/S, BT, BT/S, BRA, BSR:
1 issue cycle + 0 to 2 branch cycles
I1
I2
(I1)
(ID)
ID
E1/S1
E2/s2
E3/s3
WB
(I2)
(1-2) JSR, JMP, BRAF, BSRF:
1 issue cycle + 3 branch cycles
I1
I2
ID
E1/S1
E2/S2
E3/S3
WB
(Branch destination instruction)
(1-3) RTS:
1 issue cycle + 0 to 3 branch cycles
I1
I2
ID
E1/S1
E2/S2
E3/S3
WB
(1-4) RTE:
4 issue 1 branch cycles
(1-5) TRAPA: 8
issue 5 1 branch cycle
It is not constant cycles to
the clock halted period.
(1-6) SLEEP: 2
issue cycles
(I1)
(ID)
(I2)
(Branch destination instruction)
(Branch destination instruction)
(I1)
(ID)
(I2)
(Branch destination instruction)
Note:
Note:
I1
I2
ID
s1
s2
s3
WB
E2s2
ID
E3s3
ID
WB
ID
(I1)
(ID)
(I2)
E1s1
I1
I2
ID
S1
S2
S3
WB
E1s1
E3s3
E2s2
E1s1
E1s1
E1s1
E1s1
E2s2
E2s2
E2s2
E2s2
E3s3
E3s3
E3s3
E3s3
WB
WB
WB
WB
E2s2 E3s3 WB
E2s2 E3s3 WB
E1s1
E1s1
(I1)
(ID)
(I2)
ID
ID
ID
ID
ID
ID
ID
WB
I1
I2
ID
S1
S2
S3
WB
E1s1
E2s2
E3s3
WB
ID
Note:
Note: The number of branch cycles may be
0 by prefetching instruction.
In branch instructions that are categorized
as (1-1), the number of branch cycles may
be reduced by prefetching.
It is 14 cycles to the ID stage in the first
instruction of exception handler.
Figure 4.2 Instruction Execution Patterns (1)
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...