Section 34 Serial Sound Interface (SSI)
Rev. 1.00 Oct. 01, 2007 Page 1422 of 1956
REJ09B0256-0100
34.3 Register
Descriptions
Table 34.2 shows the SSI register configuration. Table 34.3 shows the register state in each
operating mode.
Table 34.2 Register Configuration
Channel Register Name
Abbreviation
R/W
Area P4
Address
Area 7
Address
Access
Size
Control register 0
SSICR0
R/W
H'FFE5 0000 H'1FE5 0000 32
Status register 0
SSISR0
R/W
*
H'FFE5 0004 H'1FE5 0004 32
Transmit data register 0 SSITDR0
R/W
H'FFE5 0008 H'1FE5 0008 32
0
Receive data register 0 SSIRDR0
R
H'FFE5 000C H'1FE5 000C 32
Control register 1
SSICR1
R/W
H'FFE5 8000 H'1FE5 8000 32
Status register 1
SSISR1
R/W
*
H'FFE5 8004 H'1FE5 8004 32
Transmit data register 1 SSITDR1
R/W
H'FFE5 8008 H'1FE5 8008 32
1
Receive data register 1 SSIRDR1
R
H'FFE5 800C H'1FE5 800C 32
Control register 2
SSICR2
R/W
H'FFE6 0000 H'1FE6 0000 32
Status register 2
SSISR2
R/W
*
H'FFE6 0004 H'1FE6 0004 32
Transmit data register 2 SSITDR2
R/W
H'FFE6 0008 H'1FE6 0008 32
2
Receive data register 2 SSIRDR2
R
H'FFE6 000C H'1FE6 000C 32
Control register 3
SSICR3
R/W
H'FFE6 8000 H'1FE6 8000 32
Status register 3
SSISR3
R/W
*
H'FFE6 8004 H'1FE6 8004 32
Transmit data register 3 SSITDR3
R/W
H'FFE6 8008 H'1FE6 8008 32
3
Receive data register 3 SSIRDR3
R
H'FFE6 800C H'1FE6 800C 32
Note:
*
Bits 27 and 26 in the status register are readable/writable bits, and the other bits are
read-only bits. For details, refer to section 34.3.2, Status Register (SSISR).
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...