Rev. 1.00 Oct. 01, 2007 Page lxiv of lxvi
Table 37.3
Register State in Each Operating Mode.................................................................. 83
Table 37.4
I/O Clock Frequency and Clock Division Ratio ..................................................... 86
Table 37.5
Limits on the Resolution of Rotated Displays, Burst Length, and Connected
Memory (32-bit SDRAM) .................................................................................... 119
Table 37.6
Available Power-Supply Control-Sequence Periods at Typical Frame Rates....... 130
Table 37.7
LCDC Operating Modes....................................................................................... 131
Table 37.8
LCD Module Power-Supply States....................................................................... 131
Section 38 A/D Converter
Table 38.1
Pin Configuration................................................................................................ 1643
Table 38.2
Register Configuration........................................................................................ 1644
Table 38.3
Register State in Each Operating Mode.............................................................. 1644
Table 38.4
Analog Input Channels and A/D Data Registers................................................. 1645
Table 38.5
A/D Conversion Time......................................................................................... 1654
Table 38.6
Relationship between Clock Division Ratio and Usable Pck0 Clock Frequency1658
Section 39 D/A Converter (DAC)
Table 39.1
Pin Configuration................................................................................................ 1660
Table 39.2
Register Configuration........................................................................................ 1660
Table 39.3
Register State in Each Operating Mode.............................................................. 1660
Section 40 General Purpose I/O (GPIO)
Table 40.1
Multiplexed Pins Controlled by Port Control Registers ......................................... 80
Table 40.2
Register Configuration (1) ...................................................................................... 90
Table 40.3
Register States in Each Operating Mode ................................................................ 92
Section 41 User Break Controller (UBC)
Table 41.1
Register Configuration........................................................................................ 1747
Table 41.2
Register Status in Each Processing State ............................................................ 1748
Table 41.3
Settings for Match Data Setting Register............................................................ 1762
Table 41.4
Relation between Operand Sizes and Address Bits to be Compared .................. 1771
Section 42 User Debugging Interface (H-UDI)
Table 42.1
Pin Configuration................................................................................................ 1785
Table 42.2
Commands Supported by Boundary-Scan TAP Controller ................................ 1787
Table 42.3
Register Configuration (1) .................................................................................. 1788
Table 42.4
Register Configuration (2) .................................................................................. 1788
Table 42.5
Register Status in Each Processing State ............................................................ 1788
Table 42.6
SDBSR Configuration ........................................................................................ 1792
Section 43 Electrical Characteristics
Table 43.1
Absolute Maximum Ratings ................................................................................... 79
Table 43.2
Power-On and Power-Off Timing .......................................................................... 81
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...