Section 30 SIM Card Module (SIM)
Rev. 1.00 Oct. 01, 2007 Page 1249 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W Description
5 TE
0
R/W
Transmit
Enable
Enables/disables serial transmit operations.
0: Disables transmission
*
1
1: Enables transmission
*
2
*
3
Notes: 1. The TDRE flag in SCSSR is fixed to 1.
2. In this state, if transmit data is written to SCTDR,
the transmit operation is initiated. Before setting
the TE bit to 1, the serial mode register
(SCSMR) and smart card mode register
(SCSCMR) must always be set, to determine the
transmit format.
3. Even if the TE bit is cleared to 0, the ERS flag is
unaffected, and the previous state is retained.
4 RE
0
R/W
Receive
Enable
Enables/disables serial receive operations.
0: Disables reception
*
1
1: Enables reception
*
2
Notes: 1. Clearing the RE bit to 0 has no effect on the
RDRF, PER, ERS, ORER, or WAIT_ER flag,
and the previous state is retained.
2. If the start bit is detected in this state, serial
reception is initiated. Before setting the RE bit to
1, SCSMR and SCSCMR must always be set, to
determine the receive format.
3 WAIT_IE
0
R/W
Wait
Enable
Enables/disables wait error interrupt requests.
0: Disables wait error interrupt (ERI) requests
1: Enables wait error interrupt (ERI) requests
2
TEIE
0
R/W
Transmit End Interrupt Enable
When transmission ends and the TEND flag is set to 1,
transmit end interrupt (TEI) requests are enabled/disabled.
0: Disables transmit end interrupt (TEI) requests
*
1: Enables transmit end interrupt (TEI) requests
*
Note:
*
A TEI can be canceled either by writing transmit
data to SCTDR and clearing the TEND bit, or by
clearing the TEIE bit to 0 after the TDRE flag in
SCSSR is read as 1.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...