Section 25 Stream Interface (STIF)
Rev. 1.00 Oct. 01, 2007 Page 1000 of 1956
REJ09B0256-0100
25.3 Register
Descriptions
Table 25.2 shows the STIF register configuration. Table 25.3 shows the register states in each
operating mode.
Table 25.2 Register Configuration
Register Name
Abbrevia-
tion R/W
Area P4
Address
Area 7
Address
Access
Size
Mode register 0
STIMDR0 R/W
H'FFEE 0000
H'1FEE 0000 32
Control register 0
STICR0
R/W
H'FFEE 0004
H'1FEE 0004 32
Interrupt status register 0
STIISR0
R/W
H'FFEE 0008
H'1FEE 0008 32
Interrupt enable register 0
STIIER0
R/W
H'FFEE 000C H'1FEE 000C 32
Time stamp counter register 0
STITSC0
R/W
H'FFEE 0010
H'1FEE 0010 32
Transmit/receive packet count
register 0
STIPNR0
R/W
H'FFEE 0018
H'1FEE 0018 32
Transmit/receive packet counter
register 0
STIPCR0
R/W
H'FFEE 0014
H'1FEE 0014 32
Transmit/receive FIFO data register 0 STIFIFO0 R/W
H'FFEE 0400
H'1FEE 0400 32
Mode register 1
STIMDR1 R/W
H'FFEE 8000
H'1FEE 8000 32
Control register 1
STICR1
R/W
H'FFEE 8004
H'1FEE 8004 32
Interrupt status register 1
STIISR1
R/W
H'FFEE 8008
H'1FEE 8008 32
Interrupt enable register 1
STIIER1
R/W
H'FFEE 800C H'1FEE 800C 32
Time stamp counter register 1
STITSC1
R/W
H'FFEE 8010
H'1FEE 8010 32
Transmit/receive packet count
register 1
STIPNR1
R/W
H'FFEE 8018
H'1FEE 8018 32
Transmit/receive packet counter
register 1
STIPCR1
R/W
H'FFEE 8014
H'1FEE 8014 32
Transmit/receive FIFO data register 1 STIFIFO1 R/W
H'FFEE 8400
H'1FEE 8400 32
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...