Rev. 1.00 Oct. 01, 2007 Page xlviii of lxvi
Figure 27.14 Sample Operation Using Modem Control (
SCIF0_RTS
)
(Only in Channel 0) ............................................................................................ 1104
Figure 27.15 Data Format in Clocked Synchronous Communication ...................................... 1104
Figure 27.16 Sample SCIF Initialization Flowchart ................................................................. 1106
Figure 27.17 Sample Serial Transmission Flowchart ............................................................... 1107
Figure 27.18 Sample SCIF Transmission Operation in Clocked Synchronous Mode.............. 1108
Figure 27.19 Sample Serial Reception Flowchart (1)............................................................... 1109
Figure 27.19 Sample Serial Reception Flowchart (2)............................................................... 1110
Figure 27.20 Sample SCIF Reception Operation in Clocked Synchronous Mode ................... 1111
Figure 27.21 Sample Simultaneous Serial Transmission and Reception Flowchart................. 1112
Figure 27.22 Receive Data Sampling Timing in Asynchronous Mode .................................... 1116
Figure 27.23 Example of Synchronization Clock Transfer by DMAC .................................... 1117
Section 28 Serial Communication Interface with FIFO/IrDA Interface (SCIF/IrDA)
Figure 28.1 Block Diagram of SCIF/IrDA ............................................................................... 1121
Figure 28.2 SCIF2_SCK Pin .................................................................................................... 1122
Figure 28.3 SCIF2_TXD Pin.................................................................................................... 1122
Figure 28.4 SCIF2_RXD Pin.................................................................................................... 1123
Figure 28.5 Data Format in Asynchronous Communication
(Example with 8-Bit Data, Parity, and Two Stop Bits) ......................................... 1155
Figure 28.6 Sample SCIF Initialization Flowchart ................................................................... 1158
Figure 28.7 Sample Serial Transmission Flowchart ................................................................. 1159
Figure 28.8 Sample SCIF Transmission Operation
(Example with 8-Bit Data, Parity, One Stop Bit).................................................. 1161
Figure 28.9 Sample Serial Reception Flowchart (1)................................................................. 1162
Figure 28.10 Sample Serial Reception Flowchart (2)............................................................... 1163
Figure 28.11 Sample SCIF Receive Operation
(Example with 8-Bit Data, Parity, One Stop Bit)................................................ 1165
Figure 28.12 Data Format in Clocked Synchronous Communication ...................................... 1165
Figure 28.13 Sample SCIF Initialization Flowchart ................................................................. 1167
Figure 28.14 Sample Serial Transmission Flowchart ............................................................... 1168
Figure 28.15 Sample SCIF Transmission Operation in Clocked Synchronous Mode.............. 1169
Figure 28.16 Sample Serial Reception Flowchart (1)............................................................... 1170
Figure 28.17 Sample Serial Reception Flowchart (2)............................................................... 1171
Figure 28.18 Sample SCIF Reception Operation in Clocked Synchronous Mode ................... 1172
Figure 28.19 Sample Simultaneous Serial Transmission and Reception Flowchart................. 1173
Figure 28.20 Receive Data Sampling Timing in Asynchronous Mode .................................... 1177
Figure 28.21 Infrared Communication Data Format ................................................................ 1179
Figure 28.22 Block Diagram of Infrared Data Communication Interface ................................ 1180
Figure 28.23 BRG Block Diagram ........................................................................................... 1181
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...