Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 298 of 1956
REJ09B0256-0100
Interrupt Source
INTEVT
Code
Interrupt
Priority
MASK/CLEAR
Register
Interrupt
Source
Register
Detail
Source
Register
Priority
in the
Source
Default
Priority
IRL[7:4]
= LHLH
(H'5)
INTMSK2[10]
INTMSKCLR2[10]
— —
High
IRL[3:0]
= LHLH
(H'5)
H'2A0 10
INTMSK2[26]
INTMSKCLR2[26]
— —
IRL[7:4]
= LHHL
(H'6)
INTMSK2[9]
INTMSKCLR2[9]
— —
IRL[3:0]
= LHHL
(H'6)
H'2C0 9
INTMSK2[25]
INTMSKCLR2[25]
— —
IRL[7:4]
= LHHH
(H'7)
INTMSK2[8]
INTMSKCLR2[8]
— —
IRL[3:0]
= LHHH
(H'7)
H'2E0 8
INTMSK2[24]
INTMSKCLR2[24]
— —
IRL[7:4]
= HLLL
(H'8)
INTMSK2[7]
INTMSKCLR2[7]
— —
IRL[3:0]
= HLLL
(H'8)
H'300 7
INTMSK2[23]
INTMSKCLR2[23]
— —
IRL[7:4]
= HLLH
(H'9)
INTMSK2[6]
INTMSKCLR2[6]
— —
IRL[3:0]
= HLLH
(H'9)
H'320 6
INTMSK2[22]
INTMSKCLR2[22]
— —
IRL[7:4]
= HLHL
(H'A)
H'340 5
INTMSK2[5]
INTMSKCLR2[5]
— —
IRL[3:0]
= HLHL
(H'A)
INTMSK2[21]
INTMSKCLR2[21]
— —
IRL[7:4]
= HLHH
(H'B)
H'360 4
INTMSK2[4]
INTMSKCLR2[4]
— —
IRL
L: Low
level
input
H: High
level
input
(See
table
9.6)
IRL[3:0]
= HLHH
(H'B)
INTMSK2[20]
INTMSKCLR2[20]
— —
Low
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...