Section 13 PCI Controller (PCIC)
Rev. 1.00 Oct. 01, 2007 Page 473 of 1956
REJ09B0256-0100
(14) PCI Memory Base Address Register 0 (PCIMBAR0)
This register packages the memory space base address register of the PCI configuration register
that is prescribed with PCI local bus specification.
Refer to Section 13.4.4 (1), Accessing This LSI Address Space.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
15
14
ASI
LAT
LAP
MBA (lower)
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Bit:
Initial value:
SH R/W:
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
PCI R/W:
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
30
MBA (upper)
MBA (lower)
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
Initial value:
SH R/W:
R
R
R
R
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
PCI R/W:
Bit Bit
Name
Initial
Value R/W
Description
31 to 20 MBA
(upper)
H'000 SH:
R/W
PCI: R/W
Memory Space 0 Base Address (upper 12 bits)
Specifies the upper 12 bits of memory base address
that corresponds the local address space 0
(SuperHyway bus address space of this LSI).
Update value
PCILSR [28:20]
Address space Effective bit of
MBA
(upper)
0 0000 0000
1 Mbyte
[31:20]
0 0000 0001
2 Mbytes
[31:21]
0 0000 0011
4 Mbytes
[31:22]
|
|
|
0 1111 1111
256 Mbytes
[31:28]
1 1111 1111
512 Mbytes
[31:29]
19 to 4
MBA
(lower)
H'0000 SH:
R
PCI: R
Memory Space 0 Base Address (lower 16 bits)
These bits are fixed H'0000 by hardware.
3 LAP 0
SH:
R
PCI: R
Prefetch Control
Indicates whether or not local address space 0 is
prefetchable.
0: Not prefetchable
1: Prefetchable (not supported)
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...