Section 4 Pipelining
Rev. 1.00 Oct. 01, 2007 Page 93 of 1956
REJ09B0256-0100
Table 4.3
Combination of Preceding and Following Instructions
Preceding Instruction (addr)
EX MT BR LS FE CO
EX No Yes Yes Yes Yes No
MT Yes Yes Yes Yes Yes No
Following
Instruction
(addr
+
2)
BR Yes Yes No Yes Yes No
LS Yes Yes Yes No Yes No
FE Yes Yes Yes Yes No No
CO No No No No No No
Note: The following table shows the parallel-executability of pairs of instructions in this LSI. It is
different from table 4.3.
Preceding Instruction (addr)
EX MT BR LS FLSR
FLSM
FE CO
EX No Yes Yes Yes Yes Yes Yes No
MT Yes Yes Yes Yes Yes Yes Yes No
Following
Instruction
(addr
+
2)
BR Yes Yes No Yes Yes Yes Yes No
LS Yes Yes Yes No Yes No Yes No
FLSR
Yes Yes Yes Yes No No
*
No No
FLSM
Yes Yes Yes No No
*
No Yes No
FE Yes Yes Yes Yes No Yes No No
CO
No No No No No No No No
[Legend]
FLSR: FABS, FNEG, FLDI0, FLDI1, FLDS, FSTS, FMOV FR,FR
FLSM: FMOV[.S] @adr,FR, FMOV[.S] FR,@adr, LDS Rm,SR2, LDS.L @Rm+,SR2,
STS SR2,Rn, STS.L SR2,@-Rn
LS:
Original LS instructions except FLSR and FLSM
Note:
*
The CPU can issue these two instructions simultaneously, but they are stalled
in the FPU.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...