Section 16 Clock Pulse Generator (CPG)
Rev. 1.00 Oct. 01, 2007 Page 636 of 1956
REJ09B0256-0100
(9) Module Stop Registers 0, 1(MSTPCR0 and MSTPCR1)
The module stop registers have control bits for running/stopping the individual peripheral
modules.
(10) Standby Control Register (STBCR)
The standby control register has bits for controlling the power-down modes.
16.2 Input/Output
Pins
Table 16.1 lists the CPG pin configuration.
Table 16.1 Pin Configuration and Functions of CPG
Pin Name
Function
I/O
Description
MD0 Input
MD1 Input
MD2
Mode control pins 0,
1, 2
(Clock operating
mode)
Input
Sets the clock operating mode after a power-on
reset.
MD8
Mode control pin 8
(Clock input mode)
Input
Selects the use of the crystal resonator.
MD8 = low: External clock is input from the
EXTAL pin.
MD8 = high: Crystal resonator is connected to the
EXTAL and XTAL pins.
XTAL
Output
A crystal resonator is connected.
EXTAL
Input
A crystal resonator is connected, or an external
clock is input.
CLKOUT
Clock pins
Output
Used as an external bus clock output pin.
Note: For the guaranteed AC timing of the CLKOUT pin, refer to the section on electrical
characteristics. Pay attention to the relationship between the input frequency of the crystal
oscillator and the multiplication ratio.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...