Section 9 Interrupt Controller (INTC)
Rev. 1.00 Oct. 01, 2007 Page 275 of 1956
REJ09B0256-0100
Bit Bit
Name
Initial
Value R/W Function
Description
17
USBH
0
R
Indicates USBH interrupt
source
16
GETHER
0
R
Indicates GETHER interrupt
source
15
PCC
0
R
Indicates PCC interrupt source
14, 13
—
All 0
R
These bits are always read as
0. The write value should
always be 0.
12
ADC
0
R
Indicates ADC interrupt source
11
TPU
0
R
Indicates TPU interrupt source
10
SIM
0
R
Indicates SIM interrupt source
9
SIOF2
0
R
Indicates SIOF2 interrupt
source
8
SIOF1
0
R
Indicates SIOF1 interrupt
source
7
LCDC
0
R
Indicates LCDC interrupt
source
6
—
0
R
This bit is always read as 0.
The write value should always
be 0.
5
IIC1
0
R
Indicates IIC1 interrupt source
4
IIC0
0
R
Indicates IIC0 interrupt source
3
SSI3
0
R
Indicates SSI3 interrupt source
2
SSI2
0
R
Indicates SSI2 interrupt source
1
SSI1
0
R
Indicates SSI1 interrupt source
0
SECURITY
*
0
R
Indicates SECURITY interrupt
source
Indicates interrupt
sources for each
peripheral module
(INT2A11 is affected
by the state of the
interrupt mask
register).
0: No interrupts
1: Interrupts are
generated
Note: Reading the
INTEVT code
notified to the
CPU directly can
identify interrupt
sources. In this
case, reading
INT2A11 is not
necessary.
Note:
*
This bit is reserved in the R5S77631.
Summary of Contents for SH7763
Page 2: ...Rev 1 00 Oct 01 2007 Page ii of lxvi ...
Page 122: ...Section 2 Programming Model Rev 1 00 Oct 01 2007 Page 56 of 1956 REJ09B0256 0100 ...
Page 144: ...Section 3 Instruction Set Rev 1 00 Oct 01 2007 Page 78 of 1956 REJ09B0256 0100 ...
Page 170: ...Section 4 Pipelining Rev 1 00 Oct 01 2007 Page 104 of 1956 REJ09B0256 0100 ...
Page 282: ...Section 7 Caches Rev 1 00 Oct 01 2007 Page 216 of 1956 REJ09B0256 0100 ...
Page 378: ...Section 9 Interrupt Controller INTC Rev 1 00 Oct 01 2007 Page 312 of 1956 REJ09B0256 0100 ...
Page 514: ...Section 12 DDR SDRAM Interface DDRIF Rev 1 00 Oct 01 2007 Page 448 of 1956 REJ09B0256 0100 ...
Page 630: ...Section 13 PCI Controller PCIC Rev 1 00 Oct 01 2007 Page 564 of 1956 REJ09B0256 0100 ...
Page 710: ...Section 16 Clock Pulse Generator CPG Rev 1 00 Oct 01 2007 Page 644 of 1956 REJ09B0256 0100 ...
Page 732: ...Section 17 Watchdog Timer and Reset WDT Rev 1 00 Oct 01 2007 Page 666 of 1956 REJ09B0256 0100 ...
Page 752: ...Section 18 Power Down Mode Rev 1 00 Oct 01 2007 Page 686 of 1956 REJ09B0256 0100 ...
Page 772: ...Section 19 Timer Unit TMU Rev 1 00 Oct 01 2007 Page 706 of 1956 REJ09B0256 0100 ...
Page 824: ...Section 21 Compare Match Timer CMT Rev 1 00 Oct 01 2007 Page 758 of 1956 REJ09B0256 0100 ...
Page 1124: ...Section 26 I 2 C Bus Interface IIC Rev 1 00 Oct 01 2007 Page 1058 of 1956 REJ09B0256 0100 ...
Page 1350: ...Section 30 SIM Card Module SIM Rev 1 00 Oct 01 2007 Page 1284 of 1956 REJ09B0256 0100 ...
Page 1484: ...Section 33 Audio Codec Interface HAC Rev 1 00 Oct 01 2007 Page 1418 of 1956 REJ09B0256 0100 ...
Page 1560: ...Section 35 USB Host Controller USBH Rev 1 00 Oct 01 2007 Page 1494 of 1956 REJ09B0256 0100 ...
Page 1720: ...Section 37 LCD Controller LCDC Rev 1 00 Oct 01 2007 Page 1654 of 1956 REJ09B0256 0100 ...
Page 2025: ......
Page 2026: ...SH7763 Hardware Manual ...